...
首页> 外文期刊>Journal of cryptographic engineering >Design and validation through a frequency-based metric of a new countermeasure to protect nanometer ICs from side-channel attacks
【24h】

Design and validation through a frequency-based metric of a new countermeasure to protect nanometer ICs from side-channel attacks

机译:通过基于频率的度量标准来设计和验证新的保护纳米IC免受侧通道攻击的对策

获取原文
获取原文并翻译 | 示例

摘要

Electrical and capacitive mismatches are outstanding issues in modern submicron technologies, and must be considered already during the design steps. In this work, we propose a novel hardware countermeasure based on the combination of a circuit- and a system-level methodology, which helps to reduce the data dependence of the instantaneous power consumption of cryptographic circuits. Accordingly, we define a specific design methodology, which is based on a novel data encoding and on the insertion of an on-chip filter implemented through capacitances in the layout. The new countermeasure, called time-enclosed logic (TEL), is able to hide the data dependence in a very short time interval (in the order of 100 ps in modern submicron technologies), constraining the minimum amount of bandwidth required from the attack setup. As a second and parallel contribution, we present a novel design time metric for validating our design, named frequency energy deviation, which is based on the investigation of the deviation of the frequency patterns of the current traces. By simulating a basic cell template under unbalanced capacitive condition, we show that standard dual-rail precharge logics exhibit a resilient leakage already at lower frequencies, whereas in TEL circuits the data dependence is shifted toward high frequencies. As a case study, we designed a TEL-featured cryptographic circuit using a 65-nm technology node, without any assumption on the routing of the logic gates. Correlation power analy- sis attacks with a Gaussian model have been then mounted against the circuit. Simulation results show that the proposed countermeasure can help to mitigate the electrical mismatches occurring in submicron technologies, offering a promising perspective for the design of power analysis resistant circuits.
机译:电气和电容不匹配是现代亚微米技术中的突出问题,在设计步骤中必须已经考虑到。在这项工作中,我们提出了一种基于电路级和系统级方法相结合的新颖的硬件对策,它有助于减少加密电路瞬时功耗的数据依赖性。因此,我们定义了一种特定的设计方法,该方法基于一种新颖的数据编码以及通过布局中的电容实现的片上滤波器的插入。这种称为时间封闭逻辑(TEL)的新对策能够在很短的时间间隔内隐藏数据依赖性(在现代亚微米技术中约为100 ps),从而限制了攻击设置所需的最小带宽。作为第二平行的贡献,我们提出了一种新颖的设计时间度量,用于验证我们的设计,称为频率能量偏差,它是基于对电流迹线频率模式偏差的调查得出的。通过在不平衡电容条件下模拟基本电池模板,我们表明标准的双轨预充电逻辑已经在较低频率下表现出了弹性泄漏,而在TEL电路中,数据依赖性已移向了高频。作为案例研究,我们使用65纳米技术节点设计了具有TEL功能的加密电路,而无需对逻辑门的布线进行任何假设。然后,针对电路进行了具有高斯模型的相关功率分析攻击。仿真结果表明,所提出的对策可以帮助缓解亚微米技术中发生的电气失配,为设计抗功率分析电路提供了广阔的前景。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号