首页> 外文期刊>Journal of computer and system sciences >Communication delay analysis of fault-tolerant pipelined circuit switching in torus
【24h】

Communication delay analysis of fault-tolerant pipelined circuit switching in torus

机译:环型容错流水线电路交换的通信时延分析

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

Large-scale parallel systems, Multiprocessors System-on-Chip (MP-SoCs), multicomputers, and cluster computers are often composed of hundreds or thousands of components (such as routers, channels and connectors) that collectively possess failure rates higher than what arise in the ordinary systems. One of the most important issues in the design of such systems is the development of the efficient fault-tolerant mechanisms that provide high throughput and low latency in communications to ensure that these systems will keep running in a degraded mode until the faulty components are repaired. Pipelined Circuit Switching (PCS) has been suggested as an efficient switching method for supporting inter-processor communications in networks due to its ability to preserve both communication performance and fault-tolerant demands in such systems. This paper presents a new mathematical model to investigate the effects of failures and capture the mean message latency in torus using PCS in the presence of faulty components. Simulation experiments confirm that the analytical model exhibits a good degree of accuracy under different working conditions.
机译:大型并行系统,多处理器片上系统(MP-SoC),多计算机和群集计算机通常由成百上千个组件(例如路由器,通道和连接器)组成,它们的故障率高于出现的故障率在普通系统中。在此类系统的设计中最重要的问题之一是开发有效的容错机制,该机制在通信中提供高吞吐量和低延迟,以确保这些系统在修复故障组件之前将始终以降级模式运行。管道电路交换(PCS)已被建议作为一种支持网络中处理器间通信的有效交换方法,因为它能够在此类系统中保持通信性能和容错需求。本文提出了一种新的数学模型,以研究故障的影响并在存在故障组件的情况下使用PCS捕获圆环中的平均消息等待时间。仿真实验证实,该分析模型在不同的工作条件下显示出良好的准确性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号