首页> 外文期刊>Journal of Circuits, Systems, and Computers >IMPROVEMENT OF POWER EFFICIENCY AND OUTPUT VOLTAGE RIPPLE OF EMBEDDED DC-DC CONVERTERS WITH THREE STEP DOWN RATIOS
【24h】

IMPROVEMENT OF POWER EFFICIENCY AND OUTPUT VOLTAGE RIPPLE OF EMBEDDED DC-DC CONVERTERS WITH THREE STEP DOWN RATIOS

机译:具有三步降压比的嵌入式DC-DC转换器的功率效率和输出电压纹波的改善

获取原文
获取原文并翻译 | 示例
           

摘要

In this paper three embedded switched capacitor based DC-DC converters targeting Vdd/2, 2Vdd/3, and Vdd/3 output voltages have been designed with improved power efficiency and output voltage ripple. The performance of each of the converter is improved by nonovcrlappcd rotational time interleaving (NR.TI) switching scheme. Current regulation scheme is included with each of the above NRTI switched capacitor converter to achieve better load and line regulation. The proposed converters are designed and simulated in a 0.18μn n-wcll CMOS process with the total flying capacitance of 330 pF and load capacitor of 50 pF. The; capacitance values are kept within on-chip implcmentable range. The maximum power efficiency and the output voltage ripple of the integrated NRTI DC-DC converters targeted for Vdd/2, 2Vdd/3 and Vdd/3 output generation arc 71.5% and 5mV, 69.23% and 13.27 mV and 58.09% and 10.5 mV, respectively.
机译:本文设计了三个针对Vdd / 2、2Vdd / 3和Vdd / 3输出电压的基于嵌入式开关电容器的DC-DC转换器,以提高功率效率和输出电压纹波。通过非旋转旋转时间交织(NR.TI)切换方案,可以提高每个转换器的性能。上述NRTI开关电容器转换器中的每一个都包含电流调节方案,以实现更好的负载和线路调节。拟议的转换器是在0.18μnn-wcll CMOS工艺中设计和仿真的,其总飞跨电容为330 pF,负载电容器为50 pF。的;电容值保持在片上不可实现的范围内。针对Vdd / 2、2Vdd / 3和Vdd / 3输出生成的集成NRTI DC-DC转换器的最大功率效率和输出电压纹波分别为71.5%和5mV,69.23%和13.27 mV,58.09%和10.5 mV,分别。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号