...
首页> 外文期刊>Journal of circuits, systems and computers >A 10-BIT 0.5 V 100 kS/s SAR ADC WITH A NEW RAIL-TO-RAIL COMPARATOR FOR ENERGY LIMITED APPLICATIONS
【24h】

A 10-BIT 0.5 V 100 kS/s SAR ADC WITH A NEW RAIL-TO-RAIL COMPARATOR FOR ENERGY LIMITED APPLICATIONS

机译:具有新型轨至轨比较器的10位0.5 V 100 kS / s SAR ADC,适用于能量受限的应用

获取原文
获取原文并翻译 | 示例
           

摘要

In this paper, a 10-bit 0.5 V 100 kS/s successive approximation register (SAR) analog-to-digital converter (ADC) with a new fully dynamic rail-to-rail comparator is presented. The proposed comparator enhances the input signal range to the rail-to-rail mode, and hence, improves the signal-to-noise ratio (SNR) of the ADC in low supply voltages. The effect of the latch offset voltage is reduced by providing a higher voltage gain in the regenerative latch. To reduce the ADC power consumption further, the binary-weighted capacitive array with an attenuation capacitor (BWA) is employed as the digital-to-analog converter (DAC) in this design. The ADC is designed and simulated in a 90 nm CMOS process with a single 0.5 V power supply. Spectre simulation results show that the average power consumption of the proposed ADC is about 400 nW and the peak signal-to-noise plus distortion ratio (SNDR) is 56 dB. By considering 10% increase in total ADC power consumption due to the parasitics and a loss of 0.22 LSB in ENOB due to the DAC capacitors mismatch, the achieved figure of merit (FoM) is 11.4 fJ/conversion-step.
机译:本文提出了一种具有新型全动态轨到轨比较器的10位0.5 V 100 kS / s逐次逼近寄存器(SAR)模数转换器(ADC)。拟议的比较器将输入信号范围扩大到了轨到轨模式,因此改善了低电源电压下ADC的信噪比(SNR)。通过在再生锁存器中提供更高的电压增益,可以减小锁存器偏置电压的影响。为了进一步降低ADC功耗,在本设计中采用带有衰减电容器(BWA)的二进制加权电容阵列作为数模转换器(DAC)。该ADC是在90 nm CMOS工艺中设计和仿真的,具有0.5 V单电源。频谱仿真结果表明,所提出的ADC的平均功耗约为400 nW,峰值信噪比和失真比(SNDR)为56 dB。考虑到由于寄生效应导致的ADC总功耗增加了10%,以及由于DAC电容器失配导致ENOB损失了0.22 LSB,因此,实现的品质因数(FoM)为11.4 fJ /转换步长。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号