...
首页> 外文期刊>Journal of Circuits, Systems, and Computers >CWC: A Companion Write Cache for Energy-Aware Multi-Level Spin-Transfer Torque RAM Cache Design
【24h】

CWC: A Companion Write Cache for Energy-Aware Multi-Level Spin-Transfer Torque RAM Cache Design

机译:CWC:用于能源意识的多级自旋传递扭矩RAM缓存设计的同伴写入缓存

获取原文
获取原文并翻译 | 示例
           

摘要

Due to its large leakage power and low density, the conventional SARM becomes less appealing to implement the large on-chip cache due to energy issue. Emerging non-volatile memory technologies, such as phase change memory (PCM) and spin-transfer torque RAM (STT-RAM), have advantages of low leakage power and high density, which makes them good candidates for on-chip cache. In particular, STT-RAM has longer endurance and shorter access latency over PCM. There are two kinds of STT-RAM so far: single-level cell (SLC) STT-RAM and multi-level cell (MLC) STT-RAM. Compared to the SLC STT-RAM, the MLC STT-RAM has higher density and lower leakage power, which makes it a even more promising candidate for future on-chip cache. However, MLC STT-RAM improves density at the cost of almost doubled write latency and energy compared to the SLC STT-RAM. These drawbacks degrade the system performance and diminish the energy benefits. To alleviate these problems, we propose a novel cache organization, companion write cache (CWC), which is a small fully associative SRAM cache, working with the main MLC STT-RAM cache in a master-and-servant way. The key function of CWC is to absorb the energy-consuming write updates from the MLC STT-RAM cache. The experimental results are promising that CWC can greatly reduce the write energy and dynamic energy, improve the performance and endurance of MLC STT-RAM cache compared to a baseline.
机译:由于其大的泄漏功率和低密度,由于能量问题,传统的SARM难以实现大型的片上高速缓存。相变存储器(PCM)和自旋转移矩RAM(STT-RAM)等新兴的非易失性存储技术具有低泄漏功率和高密度的优势,这使其成为片上高速缓存的理想选择。特别是,STT-RAM具有比PCM更长的耐久性和更短的访问等待时间。到目前为止,有两种STT-RAM:单级单元(SLC)STT-RAM和多级单元(MLC)STT-RAM。与SLC STT-RAM相比,MLC STT-RAM具有更高的密度和更低的泄漏功率,这使其成为未来片上缓存的更有希望的候选者。但是,与SLC STT-RAM相比,MLC STT-RAM以几乎两倍的写入延迟和能量为代价提高了密度。这些缺点降低了系统性能并降低了能耗。为了缓解这些问题,我们提出了一种新颖的缓存组织,即伴随写缓存(CWC),它是一种小型的完全关联的SRAM缓存,可以通过主从方式与主MLC STT-RAM缓存一起使用。 CWC的关键功能是吸收MLC STT-RAM缓存中耗能的写更新。实验结果表明,与基线相比,CWC可以大大降低写入能量和动态能量,提高MLC STT-RAM缓存的性能和耐久性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号