...
首页> 外文期刊>Journal of circuits, systems and computers >An Extended-Counting Incremental Sigma-Delta ADC with Hardware-Reuse Technique
【24h】

An Extended-Counting Incremental Sigma-Delta ADC with Hardware-Reuse Technique

机译:具有硬件重用技术的扩展计数增量Sigma-Delta ADC

获取原文
获取原文并翻译 | 示例

摘要

This paper presents the design and implementation of an extended-counting incremental sigma-delta ADC (IDC) with hardware-reuse technique. The proposed ADC architecture is a cascaded configuration of a second-order IDC and a two-stage cyclic ADC. The operation of the ADC consists of the "coarse phase" and the "fine phase". In the "coarse phase", the circuit works as an IDC to achieve the most significant bits (MSBs) and produce the residue voltage. Then in the "fine phase", it is reused and changed to work as a cyclic ADC to quantize the residue voltage and achieve the least significant bits (LSBs). Eventual digital output is achieved by combining the two parts together. The utilization of extended-counting technique significantly reduces the conversion time and increases the conversion rate, and the hardware-reuse technique removes the demand for additional circuit area. The ADC is designed in 0.5 mu m CMOS process, which has a conversion rate of 43.48 kS/s with oversampling ratio (OSR) of 23 and achieves 84.83 dB SNDR and 13.799-bit ENOB. It consumes 2.4mW with a 5 V voltage supply, and the FOM is 3.87 pJ/step.
机译:本文介绍了采用硬件复用技术的扩展计数增量sigma-delta ADC(IDC)的设计和实现。所提出的ADC体系结构是二阶IDC和两级循环ADC的级联配置。 ADC的工作由“粗略阶段”和“精细阶段”组成。在“粗略阶段”,该电路用作IDC以实现最高有效位(MSB)并产生残留电压。然后,在“精细阶段”,它被重用并更改为循环ADC,以量化残留电压并获得最低有效位(LSB)。通过将两个部分组合在一起,最终实现数字输出。扩展计数技术的使用大大减少了转换时间并提高了转换速率,而硬件重用技术消除了对额外电路面积的需求。该ADC采用0.5μmCMOS工艺设计,转换速率为43.48 kS / s,过采样率(OSR)为23,可实现84.83 dB SNDR和13.799位ENOB。它在5 V电源电压下的功耗为2.4mW,FOM为3.87 pJ /步。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号