首页> 外文期刊>International journal of reconfigurable computing >A Design Technique for Adapting Number and Boundaries of Reconfigurable Modules at Runtime
【24h】

A Design Technique for Adapting Number and Boundaries of Reconfigurable Modules at Runtime

机译:一种在运行时适应可重配置模块的数量和边界的设计技术

获取原文
获取原文并翻译 | 示例
       

摘要

Runtime reconfigurable system-on-chip designs for FPGAs pose manifold demands on the underlying system architecture and design tool capabilities. The system architecture has to support varying communication needs of a changing number of processing units mapped onto diverse locations. Design tools should support an arbitrary placement of processing modules and the adjustment of boundaries of reconfigurable regions to the size of the actually instantiated processing modules. While few works address the design of flexible system architectures, the adjustment of boundaries of reconfigurable regions to the size of the actually instantiated processing modules is hardly ever considered due to design tool limitations. In this paper, a technique for circumventing this restriction is presented. It allows for a rededication of the reconfigurable area to a different number of individually sized reconfigurable regions. This technique is embedded in the design flow of a runtime reconfigurable system architecture for Xilinx Virtex-4 FPGAs. The system architecture will also be presented to provide a realistic application example.
机译:FPGA的运行时可重配置片上系统设计对底层系统架构和设计工具功能提出了多种要求。系统架构必须支持映射到不同位置的数量不断变化的处理单元的通信需求。设计工具应支持任意放置处理模块,以及将可重配置区域的边界调整为实际实例化的处理模块的大小。尽管很少有作品涉及到灵活的系统体系结构的设计,但是由于设计工具的限制,几乎没有考虑过将可重配置区域的边界调整为实际实例化的处理模块的大小。在本文中,提出了一种规避此限制的技术。它允许将可重新配置区域重新指定为不同数量的单独大小的可重新配置区域。该技术已嵌入Xilinx Virtex-4 FPGA的运行时可重配置系统架构的设计流程中。还将介绍系统体系结构,以提供一个实际的应用示例。

著录项

  • 来源
    《International journal of reconfigurable computing》 |2009年第2期|P.4.1-4.10|共10页
  • 作者单位

    Institute of Computer Engineering, University of Luebeck, 23538 Luebeck, Germany;

    rnInstitute of Computer Engineering, University of Luebeck, 23538 Luebeck, Germany;

    rnInstitute of Computer Engineering, University of Luebeck, 23538 Luebeck, Germany;

    rnInstitute of Computer Engineering, University of Luebeck, 23538 Luebeck, Germany;

  • 收录信息
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

  • 入库时间 2022-08-18 00:37:21

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号