首页> 外文期刊>International journal of pervasive computing and communications >Architecture for an efficient MBIST using modified March-y algorithms to achieve optimized communication delay and computational speed
【24h】

Architecture for an efficient MBIST using modified March-y algorithms to achieve optimized communication delay and computational speed

机译:高效MBist的架构使用改进的31 y算法来实现优化的通信延迟和计算速度

获取原文
获取原文并翻译 | 示例
           

摘要

Purpose - In this work, an efficient architecture for memory built in self-test (MBIST) that incorporates a modified March Y algorithm using concurrent technique and a modified linear feedback shift register (LFSR)-based address generator is proposed Design/methodology/approach - Built in self-test (BIST) is emerging as the essential ingredient of the system on chip. In the ongoing high speed, high tech sophistication technology of the very large-scale integrated circuits, testing of these memories is a very tedious and challenging job, since the area overhead, the testing time and the cost of the test play an important role. Findings - With the efficient service of the adapted architecture, switching activity is considerably cut down. As the switching activity is in direct proportion to the power consumed scaling down, the switching process of the address generator inevitably leads to the reduction in power consumption of the MBIST. Originality/value - To improve the yield and fault tolerance of on-chip memories without degradation on its performance self-repair mechanisms can be implemented on chip.
机译:目的 - 在这项工作中,建立了使用并发技术的修改3月Y算法的自测(MBIST)内置的高效架构,以及基于修改的线性反馈寄存器(LFSR)的地址发生器,设计/方法/方法 - 建立在自检(BIST)中被涌现为芯片上系统的基本成分。在持续高速,高科技复杂技术的非常大规模的集成电路,对这些记忆的测试是一个非常乏味和挑战的工作,自面积开销,测试时间和测试的成本发挥着重要作用。调查结果 - 具有适应架构的高效服务,切换活动大大减少。由于切换活动与功率缩小的功率比例直接,地址发生器的切换过程不可避免地导致MBist的功耗降低。原创性/值 - 提高片上存储器的产量和容错而不会降低其性能自修复机制,可以在芯片上实现。

著录项

获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号