...
首页> 外文期刊>International Journal Of Modelling & Simulation >ULTRA HIGH-SPEED AND LOW-POWER FLEXIBLE ARCHITECTURE USING STATE TRANSITION MATRIX MODEL FOR EPC GEN-2 COMMUNICATION PROTOCOL PROCESSOR
【24h】

ULTRA HIGH-SPEED AND LOW-POWER FLEXIBLE ARCHITECTURE USING STATE TRANSITION MATRIX MODEL FOR EPC GEN-2 COMMUNICATION PROTOCOL PROCESSOR

机译:使用状态转换矩阵模型的EPC GEN-2通信协议处理器的超高速低功耗柔性架构

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

In modern electronics, communication between systems is progressing towards wireless technology [1]. The rapid adaptation of the Wi-Fi technology across the world is a good example of the trends to come [2]. The IEEE 802.11 protocol [3], with its different layers of communication (information transfer), is obviously not ideal for applications that are time and energy sensitive. The EPCglobal™ Class-1 Generation-2 Protocol [4] (adapted by the International Organization for standards as the ISO 18000-6 [5]) is an impressive alternative that is slowly gaining global recognition as not just an RFID protocol, as it was primarily intended for, but as a front-end (communication link) for several identification and sensor applications [6]. This paper reports the design of a low-power processor specific for the Gen-2 instruction set with high emphasis on speed optimization at low power consumption. A novel approach in processor design as an asynchronous state machine is introduced, making the architecture extremely flexible and adaptable to changes in the protocol. Given that the full Gen-2 state transition matrix is available with direct linkage to the published standard, changes in the protocol can be directly effected through this matrix. Thus, the generation or the original and updated VLSI chips with the design flow disclosed is simply a matter of using the original or updated matrix. The design of the processor from a hardware description language (VHDL) level makes the final implementation possible either as an ASIC or on a suitable FPGA. The ASIC design flow is considered in this paper reporting the three fundamental characteristics - speed, power and area, of the post layout design. Industry standard Mentor Graphics ModelSim SE, Synopsys Design Compiler and Cadence Encounter are used in this research.
机译:在现代电子学中,系统之间的通信正在向无线技术发展[1]。 Wi-Fi技术在世界范围内的快速适应是未来趋势的一个很好的例子[2]。 IEEE 802.11协议[3]具有不同的通信层(信息传输),显然对于时间和能量敏感的应用不是理想的选择。 EPCglobal™1类第2代协议[4](国际组织采用的标准为ISO 18000-6 [5])是一种令人印象深刻的替代方案,它不仅因为RFID协议而逐渐获得全球认可,因为它主要用于,但作为几种标识和传感器应用程序的前端(通信链路)[6]。本文报告了针对Gen-2指令集的低功耗处理器的设计,重点是在低功耗下优化速度。介绍了一种在处理器设计中作为异步状态机的新颖方法,从而使该体系结构极其灵活并适应协议的更改。假定可以使用完整的Gen-2状态转换矩阵,并且可以直接链接到已发布的标准,则可以通过此矩阵直接实现协议中的更改。因此,具有公开的设计流程的生成或原始和更新的VLSI芯片仅是使用原始或更新的矩阵的问题。硬件描述语言(VHDL)级别的处理器设计使最终实现既可以作为ASIC也可以在合适的FPGA上实现。本文考虑了ASIC设计流程,该流程报告了后布局设计的三个基本特征-速度,功耗和面积。本研究使用行业标准的Mentor Graphics ModelSim SE,Synopsys设计编译器和Cadence Encounter。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号