首页> 外文期刊>International journal of information and computer security >CSL: FPGA implementation of lightweight block cipher for power-constrained devices
【24h】

CSL: FPGA implementation of lightweight block cipher for power-constrained devices

机译:CSL:针对功耗受限设备的轻量级分组密码的FPGA实现

获取原文
获取原文并翻译 | 示例
           

摘要

The exploration of interconnected devices, embedded devices, sensors, and various network-connected devices helps to communicate each other and exchange communications. These devices overcome with security threats related to privacy and data exchange over billions of devices are interconnected. Lightweight block ciphers aim to provide a feasible solution for power-constrained devices which includes Radio-frequency identification (RFID) tags, ubiquitous computing, wireless sensor network, aggregation network and IoT. In this paper, we have implemented a lightweight block cipher compact, secure, and lightweight (CSL). It operates on 64-bit block size, and key size varies from 64-bit to 128-bit key for encryption and decryption. The hardware implementation of CSL algorithm was thrived using field programmable gate array (FPGA) architecture. A pipelined design of compact S-boxes implemented on Digilent Nexys 4 DDR Artix™-7 board. Our experimental results of CSL consumes 1145 LUTs (Lookup Tables) and has fewer memory requirements. CSL shows resistant against various cryptanalytic attacks.
机译:对互连设备,嵌入式设备,传感器和各种网络连接设备的探索有助于彼此通信并交换通信。这些设备克服了与隐私和数据交换相关的安全威胁,数十亿个设备相互连接。轻量级分组密码旨在为功耗受限的设备提供一种可行的解决方案,其中包括射频识别(RFID)标签,无处不在的计算,无线传感器网络,聚合网络和IoT。在本文中,我们实现了轻巧的分组密码,结构紧凑,安全且轻巧(CSL)。它以64位块大小运行,并且密钥大小从64位到128位密钥不等,用于加密和解密。使用现场可编程门阵列(FPGA)架构发展了CSL算法的硬件实现。在Digilent Nexys 4 DDR Artix™-7板上实现的紧凑型S盒的流水线设计。我们的CSL实验结果消耗了1145个LUT(查找表),并且具有较少的内存需求。 CSL显示出对各种密码分析攻击的抵抗力。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号