...
首页> 外文期刊>International journal of electronics >Power-aware multi-objective evolutionary optimisation for application mapping on network-on-chip platforms
【24h】

Power-aware multi-objective evolutionary optimisation for application mapping on network-on-chip platforms

机译:片上网络平台上应用程序映射的功耗感知多目标进化优化

获取原文
获取原文并翻译 | 示例
           

摘要

Network-on-chip (NoC) is considered the next generation of communication infrastructure, which will be omnipresent in different environments. In the platform-based design methodology, an application is implemented by a set of collaborating intellectual property (IP) blocks. The selection of the most suited set of IPs as well as their physical mapping onto the NoC to efficiently implement the application at hand are two hard combinatorial problems. In this article, we propose an innovative power-aware multi-objective evolutionary algorithm to perform the assignment and mapping stages of a platform-based NoC design synthesis tool. Our algorithm uses the well-known multi-objective evolutionary algorithms NSGA-II and microGA as kernels. The optimisation is driven by the required area and the imposed execution time, considering that the decision maker's restriction is the power consumption of the implementation.
机译:片上网络(NoC)被认为是下一代通信基础设施,它将在不同的环境中无所不在。在基于平台的设计方法中,应用程序是由一组协作知识产权(IP)块实现的。选择最合适的一组IP以及将其物理映射到NoC以便有效地实现现有应用程序是两个难题。在本文中,我们提出了一种创新的功率感知多目标进化算法,以执行基于平台的NoC设计综合工具的分配和映射阶段。我们的算法使用著名的多目标进化算法NSGA-II和microGA作为内核。考虑到决策者的限制是实现的功耗,优化是由所需的区域和所施加的执行时间决定的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号