首页> 外文期刊>International journal of electronics >A 12-bit 250 MS/s pipeline ADC with 78 dB SFDR in 0.13-μm CMOS
【24h】

A 12-bit 250 MS/s pipeline ADC with 78 dB SFDR in 0.13-μm CMOS

机译:具有0.13μmCMOS的78位SFDR的12位250 MS / s流水线ADC

获取原文
获取原文并翻译 | 示例
       

摘要

A 12-bit 250MS/s pipeline ADC is presented and implemented in 0.13 mu m CMOS process. To reduce the load capacitance of each pipeline stage and save area, the inter-metal capacitors are adopted as input sampling capacitors of the comparators. A fully integrated reference buffer associated with a simulation scheme is proposed to improve the settling speed and PSRR of the differential reference voltage. To reduce the overall power a low cost foreground calibration for capacitor mismatches is employed. The single-stage telescopic with gain-boosting amplifiers and an improved bias is applied in each stage due to its high power efficiency. Additionally, the timing in the sampling phase is optimised to achieve high sampling linearity. Even harmonics induced by parasitic capacitance are analysed profoundly and mitigated at the level of layout. The measured SNDR and SFDR are 63 and 78 dB with 38.1MHz input, respectively, and remain 63 and 77 dB with Nyquist input. The ADC core area is 1.6mm(2) and consumes 165mW (reference buffer included, LVDS excluded) at 250MS/s under 1.3V.
机译:提出了一个12位250MS / s流水线ADC,并以0.13μmCMOS工艺实现。为了减小每个管线级的负载电容并节省面积,金属间电容器被用作比较器的输入采样电容器。提出了与仿真方案相关的完全集成的参考缓冲器,以提高差分参考电压的建立速度和PSRR。为了降低总功率,采用了针对电容器失配的低成本前景校准。具有高增益效率的单级伸缩式放大器具有增益增强放大器和改进的偏置。此外,采样阶段的时序经过优化以实现高采样线性度。甚至对寄生电容引起的谐波都进行了深入分析,并在布局水平上加以缓解。在38.1MHz输入下,测得的SNDR和SFDR分别为63和78 dB,在奈奎斯特输入下,分别为63和77 dB。 ADC核心面积为1.6mm(2),在1.3V下以250MS / s的速度消耗165mW(包括参考缓冲器,不包括LVDS)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号