首页> 外文期刊>Kwartalnik Elektroniki i Telekomunikacji >Methodology for Implementing Scalable Run-Time Reconfigurable Devices
【24h】

Methodology for Implementing Scalable Run-Time Reconfigurable Devices

机译:实施可扩展运行时可重新配置设备的方法

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

The aim of this paper is to present the implementation methodology for an ASIC constituting the fine-grained array of dynamically reconfigurable processing elements. This methodology was developed during the work on a device which can operate as a typical Field Programmable Gate Array (FPGA) with some bio-inspired features or as a multi-core Single Instruction Multiple Data (SIMD) processor. Such high diversity of possible operating modes makes the design implementation extremely demanding. As a consequence, the comprehensive study and analysis of the different possible implementation techniques in this case allowed us to formulate a consistent and complete methodology that can be applied to other systems of similar structure.
机译:本文的目的是提出一种构成可动态重配置处理元素的细粒度阵列的ASIC的实现方法。此方法是在设备上工作期间开发的,该设备可以作为具有某些受生物启发的功能的典型现场可编程门阵列(FPGA)或多核单指令多数据(SIMD)处理器。如此高的可能工作模式多样性使得设计实现极为苛刻。结果,在这种情况下,对不同可能的实现技术的全面研究和分析使我们能够制定出一致而完整的方法论,该方法论可应用于具有类似结构的其他系统。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号