首页> 外文期刊>International journal of electronics and telecommunications >Location of Processor Allocator and Job Scheduler and Its Impact on CMP Performance
【24h】

Location of Processor Allocator and Job Scheduler and Its Impact on CMP Performance

机译:处理器分配器和作业计划程序的位置及其对CMP性能的影响

获取原文
获取原文并翻译 | 示例
       

摘要

High Performance Computing (HPC) architectures are being developed continually with an aim of achieving exascale capability by 2020. Processors that are being developed and used as nodes in HPC systems are Chip Multiprocessors (CMPs) with a number of cores. In this paper, we continue our effort towards a better processor allocation process. The Processor Allocator (PA) and Job Scheduler (JS) proposed and implemented in our previous works are explored in the context of its best location on the chip. We propose a system, where all locations on a chip can be analyzed, considering energy used by Network-on-Chip (NoC), PA and JS, and processing elements. We present energy models for the researched CMP components, mathematical model of the system, and experimentation system. Based on experimental results, proper placement of PA and JS on a chip can provide up to 45% NoC energy savings.
机译:高性能计算(HPC)架构正在不断开发中,以期到2020年达到万亿级能力。正在开发并用作HPC系统中的节点的处理器是具有多个内核的芯片多处理器(CMP)。在本文中,我们将继续努力以改善处理器分配过程。在我们之前的工作中提出并实施的处理器分配器(PA)和作业调度器(JS)是在芯片上的最佳位置下进行探索的。我们提出了一种系统,其中可以考虑片上网络(NoC),PA和JS以及处理元素所消耗的能量,来分析芯片上的所有位置。我们为研究的CMP组件提供能量模型,系统的数学模型和实验系统。根据实验结果,将PA和JS正确放置在芯片上可以节省多达45%的NoC能量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号