首页> 外文期刊>International journal of circuit theory and applications >A120-420 MHz delay-locked loop with multi-band voltage-controlled delay unit
【24h】

A120-420 MHz delay-locked loop with multi-band voltage-controlled delay unit

机译:A120-420 MHz延迟锁定环,带有多频带压控延迟单元

获取原文
获取原文并翻译 | 示例
       

摘要

A low-jitter and low-power dissipation delay-locked loop (DLL) is presented. A proposed multi-band voltage control delay unit (MVCDU) is employed to extend the operation frequency of the DLL by controlling the delay cell within the MVCDU. The jitter of DLL is reduced due to MVCDU's low sensitivity. The delay cell in the MVCDU employs a differential configuration to further reduce the noise impact from the fluctuation in the supply and ground voltage. The operating frequency of the proposed DLL ranges from 120 to 420 MHz. The proposed design has been fabricated in a TSMC 0.18μm CMOS process. The measured RMS and peak-to-peak jitters are 4.86 and 34.55 ps, respectively, at an operating frequency of 300 MHz. The power dissipation is below 14.85 mW at an operating frequency of 420 MHz.
机译:提出了一种低抖动,低功耗的延迟锁定环(DLL)。提出的多频带电压控制延迟单元(MVCDU)用于通过控制MVCDU中的延迟单元来扩展DLL的工作频率。由于MVCDU的低灵敏度,减少了DLL的抖动。 MVCDU中的延迟单元采用差分配置,以进一步减少电源和接地电压波动带来的噪声影响。建议的DLL的工作频率范围为120到420 MHz。拟议的设计是采用TSMC0.18μmCMOS工艺制造的。在300 MHz的工作频率下,测得的RMS和峰峰值抖动分别为4.86和34.55 ps。在420 MHz的工作频率下,功耗低于14.85 mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号