首页> 外文期刊>International journal of autonomous and adaptive communications systems >FPGA-based elastic in-circuit debugging for complex digital logic design
【24h】

FPGA-based elastic in-circuit debugging for complex digital logic design

机译:基于FPGA的弹性在线调试,用于复杂的数字逻辑设计

获取原文
获取原文并翻译 | 示例
           

摘要

In digital integrated circuit design, the emergence of intellectual property (IP) reuse technology reduces the complexity of system on chip (SoC) design, and makes the SoC have more and more powerful functions. Unfortunately, it also increases the verification difficulty, and extends the whole system design cycle. Aiming at the low efficiency of stimulating mechanism, the difficulty of real-Time signal monitoring and non-reusability of module-level verification platform for IP design based on field-programmable gate array (FPGA), we propose a kind of elastic in-circuit debugging method for complex digital logic design so as to optimise the verification process. Based on the extension of traditional IP verification platform, we build the IP in-circuit debugging platform, which has some advantages such as elasticity, configurability, extensibility and humanisation. After verification of multiple IP instances, the results show that the method has strong universality and can improve the efficiency of IP verification.
机译:在数字集成电路设计中,知识产权(IP)重用技术的出现降低了片上系统(SoC)设计的复杂性,并使SoC具有越来越强大的功能。不幸的是,这也增加了验证难度,并延长了整个系统设计周期。针对基于现场可编程门阵列(FPGA)的激励机制效率低,实时信号监测的难度以及模块级IP设计验证平台的不可重用性,提出了一种弹性在线电路。用于复杂数字逻辑设计的调试方法,以优化验证过程。在扩展传统IP验证平台的基础上,我们构建了IP在线调试平台,该平台具有弹性,可配置性,可扩展性和人性化等优点。对多个IP实例进行验证后,结果表明该方法具有很强的通用性,可以提高IP验证的效率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号