...
首页> 外文期刊>IEEE transactions on industrial informatics >An Estimator for the ASIC Footprint Area of Lightweight Cryptographic Algorithms
【24h】

An Estimator for the ASIC Footprint Area of Lightweight Cryptographic Algorithms

机译:轻量级加密算法的ASIC足迹区域的估计器

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

In resource-constrained devices such as RFID tags or implantable medical devices, algorithm designers need to make careful choices to ensure that their proposals are sufficiently efficient for the target platform. A common way of expressing such restrictions is in terms of an upper bound for the maximum available footprint area in gate equivalents (GE). For example, RFID tags conforming to standards EPC Class-1 Generation-2 and ISO/IEC 18000-6C can devote up to 4K GE to security functions. However, in most cases, algorithm designers are not hardware experts, nor they have any quantitative means to find out how much area their designs would occupy in a given technology. In this paper, we attempt to fill this gap by providing an estimate of the upper bound for the footprint area of any algorithm. Our approach takes into account the main components of such algorithms, namely, basic arithmetic/logic operations and additional hardware such as registers and multiplexers. We believe that our proposal can help designers in making informed decisions about what kind of algorithmic structures can be afforded for a target environment.
机译:在资源受限的设备(如RFID标签或可植入医疗设备)中,算法设计人员需要谨慎选择,以确保其建议对于目标平台足够有效。表达这种限制的一种常用方式是以门等效值(GE)表示的最大可用覆盖区域的上限。例如,符合标准EPC Class-1 Generation-2和ISO / IEC 18000-6C的RFID标签可以将多达4K GE投入到安全功能中。但是,在大多数情况下,算法设计者不是硬件专家,也没有任何定量的手段来找出他们的设计在给定技术中将占据多少面积。在本文中,我们尝试通过提供任何算法的足迹区域上限的估计来填补这一空白。我们的方法考虑了此类算法的主要组成部分,即基本算术/逻辑运算以及其他硬件,例如寄存器和多路复用器。我们相信,我们的建议可以帮助设计人员做出明智的决定,以决定可以为目标环境提供什么样的算法结构。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号