首页> 外文期刊>IEICE Transactions on Information and Systems >Performance Evaluation of the AV CODEC on a Low-Power SPXK5SC DSP Core
【24h】

Performance Evaluation of the AV CODEC on a Low-Power SPXK5SC DSP Core

机译:低功耗SPXK5SC DSP内核上的AV CODEC的性能评估

获取原文
获取原文并翻译 | 示例
       

摘要

This paper provides a performance evaluation of our audio and video CODEC by using a method for rapidly verifying and evaluating overall performance on real-time workloads of system LSIs integrated with SPXK5SC DSP cores. The SPXK5SC have been developed as a DSP core well-suited to system LSIs. Despite the fact that it is very important to evaluate the overall performance of target LSIs on real workloads before actual LSI fabrication, software simulators are too slow to deal with real workloads and full hardware prototyping is unable to respond well to design improvements. Therefore, we have developed a hardware emulation approach to be used on system LSIs integrated with a SPXK5SC DSP core in order to evaluate the overall performance of audio/video CODEC on a target system. Our emulation system using a DSP core TEG, which has a bus interface, and an FPGA is suitable for overall system evaluation on real-time workloads as well as architectural investigation. In this paper, we discuss the use of the emulation system in evaluating performance during AV CODEC execution. In addition, an architecture design based on our emulation system is also described.
机译:本文使用一种用于快速验证和评估集成有SPXK5SC DSP内核的系统LSI的实时工作负载的整体性能的方法,对我们的音频和视频编解码器进行了性能评估。 SPXK5SC已开发为非常适合系统LSI的DSP内核。尽管在实际制造LSI之前评估目标LSI在实际工作负载上的整体性能非常重要,但软件模拟器过慢,无法处理实际工作负载,并且完整的硬件原型无法很好地响应设计改进。因此,我们已经开发了一种硬件仿真方法,可用于与SPXK5SC DSP内核集成的系统LSI,以评估目标系统上音频/视频编解码器的整体性能。我们的仿真系统使用DSP核心TEG(具有总线接口和FPGA),适用于实时工作负载的整体系统评估以及架构研究。在本文中,我们讨论了使用仿真系统评估AV CODEC执行期间的性能。此外,还描述了基于我们的仿真系统的体系结构设计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号