...
【24h】

Power-Supply Noise Reduction with Design for Manufacturability

机译:具有可制造性设计的电源降噪

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

In the move toward higher clock rates and advanced process technologies, designers of the latest electronic products are finding increasing silicon failure with respect to noise. On the other hand, the minimum dimension of patterns on LSIs is much smaller than the wavelength of exposure, making it difficult for LSI manufacturers to obtain high yield. In this paper, we present a solution to reduce power-supply noise in LSI microchips. The proposed design methodology also considers design for manufacturability (DFM) at the same time as power integrity. The method was successfully applied to the design of a system-on-chip (SOC), achieving a 13.1-13.2% noise reduction in power-supply voltage and uniformity of pattern density for chemical mechanical polishing (CMP).
机译:在朝着更高的时钟速率和先进的工艺技术发展的过程中,最新电子产品的设计人员发现硅片在噪声方面的故障日益严重。另一方面,LSI上的图案的最小尺寸比曝光波长小得多,这使得LSI制造商难以获得高成品率。在本文中,我们提出了一种降低LSI微芯片中电源噪声的解决方案。拟议的设计方法还应在考虑电源完整性的同时考虑可制造性(DFM)设计。该方法已成功应用于芯片系统(SOC)的设计,实现了电源电压噪声降低13.1-13.2%以及化学机械抛光(CMP)的图案密度均匀性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号