...
【24h】

Timing-Driven Global Routing with Efficient Buffer Insertion

机译:时序驱动的全局路由和有效的缓冲区插入

获取原文
获取原文并翻译 | 示例
           

摘要

Timing optimization is an important goal of global routing in deep submicron era. To guarantee the timing performance of the circuit, merely adopting topology optimization becomes inadequate. In this paper, we present an efficient timing-driven global routing algorithm with buffer insertion. Our approach is capable of applying topological-based timing optimization and buffer insertion simultaneously with routablity considerations. Compared with previous works, we efficiently solve the timing issues under a limited buffer usage. The experimental results have demonstrated significant delay improvement within short runtime with very small number of buffers inserted.
机译:时序优化是深亚微米时代全局路由的重要目标。为了保证电路的定时性能,仅采用拓扑优化就不够了。在本文中,我们提出了一种有效的定时驱动全局路由算法,并带有缓冲区插入功能。我们的方法能够同时考虑可路由性,同时应用基于拓扑的时序优化和缓冲区插入。与以前的工作相比,我们在有限的缓冲区使用情况下有效地解决了时序问题。实验结果表明,在极短的运行时间内,插入的缓冲区数量非常少,延迟显着改善。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号