...
首页> 外文期刊>IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences >A Finite Element-Domain Decomposition Coupled Resistance Extraction Method with Virtual Terminal Insertion
【24h】

A Finite Element-Domain Decomposition Coupled Resistance Extraction Method with Virtual Terminal Insertion

机译:虚拟端子插入的有限域分解耦合电阻提取方法

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

This paper addresses the on-resistance (R_(on)) extraction of the DMOS based driver in Power IC designs. The proposed method can extract R_(on) of a driver from its layout data for the arbitrarily shaped metallization patterns. Such a driver is usually composed of arbitrarily shaped metals, arrayed vias, and DMOS transistors. We use FEM to extract the parasitic resistance of the source/drain metals since its strong contribution to R_(on). In order to handle the large design case and accelerate the extraction process, a domain decomposition with virtual terminal insertion method is introduced, which succeeds in extraction for a set of industrial test cases including those the FEM without domain decomposition failed in. For a layout in which the DMOS cells are regularly placed, a sub-domain reuse procedure is also proposed, which obtained a dramatic speedup for the extraction. Even without the sub-domain reuse, our method still shows advantage in runtime and memory usage according to the simulation results.
机译:本文讨论了功率IC设计中基于DMOS的驱动器的导通电阻(R_(on))提取。所提出的方法可以从用于任意形状的金属化图案的驱动器的布局数据中提取驱动器的R_(on)。这种驱动器通常由任意形状的金属,排列的过孔和DMOS晶体管组成。我们使用有限元法提取源极/漏极金属的寄生电阻,因为它对R_(on)的贡献很大。为了处理大型设计案例并加快提取过程,引入了使用虚拟终端插入方法进行域分解的方法,该方法成功地提取了一组工业测试用例,包括那些没有域分解失败的FEM。在定期放置DMOS单元的情况下,还提出了子域重用过程,该过程极大地加快了提取速度。即使没有子域重用,根据模拟结果,我们的方法仍然显示出运行时和内存使用方面的优势。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号