首页> 外文期刊>IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences >Evaluation of a New Power-Gating Scheme Utilizing Data Retentiveness on Caches
【24h】

Evaluation of a New Power-Gating Scheme Utilizing Data Retentiveness on Caches

机译:利用高速缓存上的数据保持性评估新的电源门控方案

获取原文
获取原文并翻译 | 示例
           

摘要

Caches are one of the most leakage consuming components in modern processor because of massive amount of transistors. To reduce leakage power of caches, several techniques using power-gating (PG) were proposed. Despite of its high leakage saving, a side effect of PG for caches is the loss of data during a sleep. If useful data is lost in sleep mode, it should be fetched again from a lower level memory. This consumes a considerable amount of energy, which very unfortunately mitigates the leakage saving. This paper proposes a new PG scheme considering data retentiveness of SRAM. After entering the sleep mode, data of an SRAM cell is not lost immediately and is usable by checking the validity of the data. Therefore, we utilize data retentiveness of SRAM to avoid energy overhead for data recovery, which results in further chance of leakage saving. To check availability, we introduce a simple hardware whose overhead is ignorable. Our experimental result shows that utilizing data retentiveness saves up to 32.42% of more leakage than conventional PG.
机译:由于大量的晶体管,高速缓存是现代处理器中消耗最多的组件之一。为了减少高速缓存的泄漏功率,提出了几种使用功率门控(PG)的技术。尽管PG具有很高的泄漏节省能力,但其对缓存的副作用是在睡眠期间丢失了数据。如果有用数据在睡眠模式下丢失,则应再次从较低级别的存储器中获取它们。这消耗了大量的能量,非常不幸地减轻了泄漏的节省。本文提出了一种新的考虑到SRAM数据保持性的PG方案。进入睡眠模式后,SRAM单元的数据不会立即丢失,并且可以通过检查数据的有效性来使用。因此,我们利用SRAM的数据保持性来避免数据恢复所消耗的能量,从而进一步节省了泄漏的机会。为了检查可用性,我们引入了一种简单的硬件,其开销是可忽略的。我们的实验结果表明,与常规PG相比,利用数据保持性最多可节省32.42%的泄漏。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号