...
首页> 外文期刊>IEICE Transactions on Electronics >Comparison between an AND Array and a Booth Encoder for Large-Scale Phase-Mode Multipliers
【24h】

Comparison between an AND Array and a Booth Encoder for Large-Scale Phase-Mode Multipliers

机译:大型相模乘法器的AND阵列与Booth编码器之间的比较

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

In this paper, we describe two approaches to optimize the Phase-Mode pipelined parallel multiplier. One of the approaches is reforming a data distribution for an AND array, which is named the hybrid structure. Another method is applying a Booth encoder as a substitute of the AND array in order to generate partial products. We design a 2-bit x 2-bit Phase-Mode Booth encoder and test the circuit by the numerical simulations. The circuit consists of 21 ICF gates and operates correctly at a throughput of 37.0 GHz. The numbers of Josephson junctions and the pipelined stages in each scale of multipliers are reduced remarkably by using the encoder. According to our estimations, the Phase-Mode Booth encoder is the effective component to improve the performance of large-scale parallel multipliers.
机译:在本文中,我们描述了两种优化相模流水线并行乘法器的方法。其中一种方法是对AND阵列的数据分布进行重组,这称为混合结构。另一种方法是应用Booth编码器替代AND阵列,以生成部分乘积。我们设计了一个2位x 2位相位模式布斯编码器,并通过数值仿真测试了电路。该电路由21个ICF门组成,并以37.0 GHz的吞吐量正常工作。通过使用编码器,显着减少了乘数的每个比例中的约瑟夫森结和流水线级的数量。根据我们的估计,相位模式展位编码器是提高大规模并行乘法器性能的有效组件。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号