...
首页> 外文期刊>IEICE Transactions on Electronics >Power Optimization for Data Compressors Based on a Window Detector in a 54 x 54 Bit Multiplier
【24h】

Power Optimization for Data Compressors Based on a Window Detector in a 54 x 54 Bit Multiplier

机译:基于54 x 54位乘法器中的窗口检测器的数据压缩器功耗优化

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

Currently, a typical 54 x 54 bit multiplier is composed of a parallel structured architecture with the encoder block to implement the Modified Booth's algorithm, a block to implement the data compression, and a 108-bit Carry Look-Ahead (CLA) adder. The key idea in the present paper is a power optimization for the data compressors based on a Window Detector. The role of the Window Detector is detecting the input data, activating a selected operation unit, choosing the optimized output data, and driving the next stae. It can reduce the power consumption drastically because only one selected operation unit (a Window) is activated. The power consumption of the proposed data compressors is reduced by about 33%, compared with that of the conventional multiplier; while the propagation delay is nearly same as that of the conventional one. Furthermore, the power consumption dependent on the input data transition is shown for both the static CMOS logic and the nMOS pass transistor logic.
机译:当前,典型的54 x 54位乘法器由并行结构体系结构,编码器模块(用于实现修改的Booth算法),模块(用于实现数据压缩)和108位进位超前(CLA)加法器组成。本文的关键思想是基于窗口检测器的数据压缩器的功耗优化。窗口检测器的作用是检测输入数据,激活选定的操作单元,选择优化的输出数据并驱动下一阶段。由于仅激活了一个选定的操作单元(一个窗口),因此可以大大降低功耗。与常规乘法器相比,建议的数据压缩器的功耗降低了约33%。传播延迟几乎与传统传播延迟相同。此外,对于静态CMOS逻辑和nMOS传输晶体管逻辑,都显示了取决于输入数据转换的功耗。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号