首页> 外文期刊>IEICE Transactions on Electronics >Design and Measurement of a 1-kBit eFuse One-Time Programmable Memory IP Based on a BCD Process
【24h】

Design and Measurement of a 1-kBit eFuse One-Time Programmable Memory IP Based on a BCD Process

机译:基于BCD过程的1 kbit eFuse一次性可编程存储器IP的设计和测量

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

We propose a low-power eFuse one-time programmable (OTP) memory IP based on a bipolar CMOS DMOS (BCD) process. It is an eFuse OTP memory cell which uses separate transistors that are optimized in program and in read mode. The eFuse cell also uses poly-silicon gates having co-silicide. An asynchronous interface and a separate I/O method are used for the low-power and small-area eFuse OTP memory IP. Additionally, we propose a new circuit protecting a short-circuit current in the VDD-to-VIO voltage level translator circuit while the VDD voltage is being generated by the voltage regulator at power-up. A digital sensing circuit using clocked inverters is used to sense a bit-line (BL) datum. Furthermore, the poly-silicon of the IP is split into n+ poly-silicon and p+ poly-silicon to optimize the eFuse link. The layout size of the designed eFuse OTP memory IP with Dongbu HiTek's 0.18μm BCD process is 283.565 × 524.180μm~2. It is measured by manufactured test IPs with Dongbu HiTek's 0.18μm BCD process that the programming voltage of the n+ gate poly-silicon is about 0.1V less than that of the p+ gate poly-silicon.
机译:我们提出了一种基于双极CMOS DMOS(BCD)工艺的低功耗eFuse一次性可编程(OTP)存储器IP。这是一个eFuse OTP存储单元,它使用在编程和读取模式下已优化的独立晶体管。 eFuse单元还使用具有共硅化物的多晶硅栅极。异步接口和单独的I / O方法用于低功耗和小面积eFuse OTP存储器IP。此外,我们提出了一种新电路,该电路可在上电时由电压调节器产生VDD电压时保护VDD至VIO电压电平转换器电路中的短路电流。使用时钟反相器的数字感测电路用于感测位线(BL)数据。此外,将IP的多晶硅分为n +多晶硅和p +多晶硅,以优化eFuse链接。采用Dongbu HiTek的0.18μmBCD工艺设计的eFuse OTP存储器IP的布局尺寸为283.565×524.180μm〜2。通过使用Dongbu HiTek的0.18μmBCD工艺制造的测试IP测得,n +栅极多晶硅的编程电压比p +栅极多晶硅的编程电压低约0.1V。

著录项

  • 来源
    《IEICE Transactions on Electronics》 |2010年第8期|P.1365-1370|共6页
  • 作者单位

    Department of Electronics Engineering, Changwon National University, Korea;

    rnDepartment of Electronics Engineering, Changwon National University, Korea;

    rnDepartment of Electronics Engineering, Changwon National University, Korea;

    rnDepartment of Electronics Engineering, Changwon National University, Korea;

    rnDepartment of Electronics Engineering, Changwon National University, Korea;

    rnDepartment of Electronics Engineering, Changwon National University, Korea;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    eFuse; OTP; low-power; asynchronous interface; digital sensing;

    机译:电子保险丝;OTP;低电量;异步接口数字感测;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号