首页> 外文期刊>IEICE Transactions on Electronics >Multiple Region-of-Interest Based H.264 Encoder with a Detection Architecture in Macroblock Level Pipelining
【24h】

Multiple Region-of-Interest Based H.264 Encoder with a Detection Architecture in Macroblock Level Pipelining

机译:宏块级流水线中具有检测架构的基于多个兴趣区域的H.264编码器

获取原文
获取原文并翻译 | 示例
       

摘要

This paper proposes a region-of-interest (ROI) based H.264 encoder and the VLSI architecture of the ROI detection algorithm. In ROI based video coding system, pre-processing unit to detect ROI should only introduce low computational complexity overhead due to the low power requirement. The Macroblocks (MBs) in ROIs are detected sequentially in the same order of H.264 encoding to satisfy the MB level pipelining of ROI detector and H.264 encoder. ROI detection is performed in a novel estimation-and-verification process with an ROI contour template. Proposed architecture can be configured to detect either single ROI or multiple ROIs in each frame and the throughput of single detection mode is 5.5 times of multiple detection mode. 98.01% and 97.89% of MBs in ROIs can be detected in single and multiple detection modes respectively. Hardware cost of proposed architecture is only 4.68k gates. Detection speed is 753 fps for CIF format video at the operation frequency of 200 MHz in multiple detection mode with power consumption of 0.47 mW. Compared with previous fast ROI detection algorithms for video coding application, the proposed architecture obtains more accurate and smaller ROI. Therefore, more efficient ROI based computation complexity and compression efficiency optimization can be implemented in H.264 encoder.
机译:本文提出了一种基于感兴趣区域(ROI)的H.264编码器和ROI检测算法的VLSI架构。在基于ROI的视频编码系统中,由于低功率需求,用于检测ROI的预处理单元应该仅引入低的计算复杂度开销。以H.264编码的相同顺序顺序检测ROI中的宏块(MB),以满足ROI检测器和H.264编码器的MB级流水线。使用ROI轮廓模板,以新颖的估计和验证过程执行ROI检测。可以将建议的体系结构配置为在每个帧中检测单个ROI或多个ROI,并且单个检测模式的吞吐量是多重检测模式的5.5倍。 ROI的MB的98.01%和97.89%可以分别以单个和多个检测模式进行检测。拟议架构的硬件成本仅为4.68k门。 CIF格式视频在200 MHz的工作频率下的多重检测模式下的检测速度为753 fps,功耗为0.47 mW。与先前用于视频编码应用的快速ROI检测算法相比,所提出的体系结构可获得更准确,更小的ROI。因此,可以在H.264编码器中实现更有效的基于ROI的计算复杂度和压缩效率优化。

著录项

  • 来源
    《IEICE Transactions on Electronics》 |2011年第4期|p.401-410|共10页
  • 作者单位

    Graduate School of Information,Production and Systems, Waseda University, Kitakyushu-shi, 808-0135 Japan;

    Graduate School of Information,Production and Systems, Waseda University, Kitakyushu-shi, 808-0135 Japan;

    Graduate School of Information,Production and Systems, Waseda University, Kitakyushu-shi, 808-0135 Japan;

    Graduate School of Information,Production and Systems, Waseda University, Kitakyushu-shi, 808-0135 Japan;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    h.264 encoding; vlsi architecture; region-of-interest; low power;

    机译:h.264编码;vlsi体系结构;感兴趣区域;低电量;
  • 入库时间 2022-08-18 00:26:48

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号