...
首页> 外文期刊>IEEE Transactions on Signal Processing >Hardware-Based Linear Program Decoding With the Alternating Direction Method of Multipliers
【24h】

Hardware-Based Linear Program Decoding With the Alternating Direction Method of Multipliers

机译:乘法器交替方向法的基于硬件的线性程序解码

获取原文
获取原文并翻译 | 示例
           

摘要

We present a hardware-based implementation of linear program (LP) decoding for binary linear codes. LP decoding frames error-correction as an optimization problem. In contrast, variants of belief propagation (BP) decoding frame error-correction as a problem of graphical inference. LP decoding has several advantages over BP-based methods, including convergence guarantees and better error-rate performance in high-reliability channels. The latter makes LP decoding attractive for optical transport and storage applications. However, LP decoding, when implemented with general solvers, does not scale to large blocklengths and is not suitable for a parallelized implementation in hardware. It has been recently shown that the alternating direction method of multipliers (ADMM) can be applied to decompose the LP decoding problem. The result is a message-passing algorithm with a structure very similar to BP. We present modifications to this algorithm, resulting in a more intuitive and hardware-compatible form. This is particularly true for projection onto the parity polytope: the major computational primitive for ADMM-LP decoding. Furthermore, we present results for a fixed-point Verilog implementation of ADMM-LP decoding. This implementation targets a field-programmable gate array (FPGA) platform to evaluate error-rate performance and estimate resource usage. We show that frame error rate performance well within 0.5 dB of double-precision implementations is possible with 10-bit messages. Finally, we outline research opportunities that should be explored en route to an application-specific integrated circuit (ASIC) implementation that is capable of Gigabit-per-second throughput.
机译:我们介绍了二进制线性代码的线性编程(LP)解码的基于硬件的实现。 LP解码将帧纠错作为优化问题。相反,信念传播(BP)的变体将帧纠错解码作为图形推理的问题。与基于BP的方法相比,LP解码具有多个优点,包括收敛保证和高可靠性信道中更好的错误率性能。后者使LP解码对于光传输和存储应用具有吸引力。但是,LP解码在使用通用求解器实现时,无法缩放到较大的块长度,因此不适合硬件中的并行实现。最近已经表明,可以将乘数的交替方向方法(ADMM)应用于分解LP解码问题。结果是一种消息传递算法,其结构与BP非常相似。我们提出了对该算法的修改,从而产生了更加直观和硬件兼容的形式。对于投影到奇偶校验多位上尤其如此:ADMM-LP解码的主要计算原语。此外,我们提出了ADMM-LP解码的定点Verilog实现的结果。此实现的目标是现场可编程门阵列(FPGA)平台,以评估错误率性能并估计资源使用情况。我们显示,对于10位消息,可以在0.5 dB的双精度​​实现范围内实现很好的帧错误率性能。最后,我们概述了研究机会,这些机会应在能够实现每秒千兆吞吐量的专用集成电路(ASIC)实现的过程中进行探索。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号