首页> 外文期刊>IEEE Transactions on Power Electronics >A sampling algorithm for digitally controlled boost PFC converters
【24h】

A sampling algorithm for digitally controlled boost PFC converters

机译:数控升压PFC转换器的采样算法

获取原文
获取原文并翻译 | 示例
           

摘要

Digital control of a boost power factor correction (PFC) converter requires sampling of the input current. As the input current contains a considerable amount of switching ripple and high frequency switching noise, the choice of the sampling instant is very important. To avoid aliasing without employing a (very) high sampling frequency, the sampling is synchronized with the pulse width modulation (PWM). Sampling algorithms employing this technique successfully reject the input current ripple but are not immune to the high frequency switching noise present on all sampled signals. Therefore, a new sampling algorithm, called alternating-edge-sampling and intended for center-based or symmetric PWM, is deduced with as most important features: switching noise immunity, straightforwardness, accurate measurement of the averaged input current and the need for only few processor cycles. The operating principle, design issues and a theoretical study of the input current error induced by the sampling algorithm due to sampling instant timing errors are derived. All theoretical results are validated experimentally for a digitally controlled boost PFC converter switching at 50 kHz.
机译:升压功率因数校正(PFC)转换器的数字控制需要对输入电流进行采样。由于输入电流包含大量开关纹波和高频开关噪声,因此采样时刻的选择非常重要。为了避免混叠而不采用(非常高的)采样频率,采样与脉宽调制(PWM)同步。采用该技术的采样算法成功地抑制了输入电流纹波,但不能免除所有采样信号上存在的高频开关噪声。因此,推导了一种新的采样算法,称为交变边沿采样,适用于基于中心或对称PWM,具有以下最重要的特征:开关噪声抗扰性,简单性,平均输入电流的准确测量以及仅需很少的几个处理器周期。推导了由于采样瞬时定时误差而引起的采样算法引起的输入电流误差的工作原理,设计问题和理论研究。对于以50 kHz频率开关的数控升压PFC转换器,所有理论结果均经过实验验证。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号