...
首页> 外文期刊>IEEE Transactions on Power Electronics >Gate Circuit Layout Optimization of Power Module Regarding Transient Current Imbalance
【24h】

Gate Circuit Layout Optimization of Power Module Regarding Transient Current Imbalance

机译:考虑瞬时电流不平衡的功率模块门电路布局优化

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

The layout of power multichip modules is one of the key points of a module design, especially for high power densities, where couplings are enlarged. This paper focuses on dynamic current imbalance between paralleled chips. It can be principally attributed to gate circuit dissymmetry, which modifies inductances and coupling, especially with the power circuit. This paper describes the analysis of an existing power module. An optimization process based on a modification of the gate circuit geometry allows balancing current during switching phases. This approach will be validated with experimental measurements and applied on an existing module.
机译:功率多芯片模块的布局是模块设计的关键点之一,特别是对于高功率密度的场合,耦合要扩大。本文重点介绍并联芯片之间的动态电流不平衡。这主要归因于门电路的不对称,这会改变电感和耦合,特别是与电源电路的耦合。本文介绍了对现有电源模块的分析。基于修改门电路几何形状的优化过程可以在开关阶段平衡电流。该方法将通过实验测量得到验证,并应用于现有模块。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号