首页> 外文期刊>IEEE Transactions on Nuclear Science >A high-resolution time-to-digital converter implemented in field-programmable-gate-arrays
【24h】

A high-resolution time-to-digital converter implemented in field-programmable-gate-arrays

机译:在现场可编程门阵列中实现的高分辨率时间数字转换器

获取原文
获取原文并翻译 | 示例
           

摘要

A high-resolution time-to-digital converter (TDC) implemented in a general purpose field-programmable-gate-array (FPGA) is presented. Dedicated carry lines of an FPGA are used as delay cells to perform time interpolation within the system clock period and to realize the fine time measurement. Two Gray-code counters, working on in-phase and out-of-phase system clocks respectively, are designed to get the stable value of the coarse time measurement. The fine time code and the coarse time counter value, along with the channel identifier, are then written into a first-in first-out (FIFO) buffer. Tests have been done to verify the performance of the TDC. The resolution after calibration can reach 50 ps.
机译:提出了在通用现场可编程门阵列(FPGA)中实现的高分辨率时间数字转换器(TDC)。 FPGA的专用进位线用作延迟单元,以在系统时钟周期内执行时间插值并实现精细的时间测量。设计了两个分别用于同相和异相系统时钟的格雷码计数器,以获取粗略时间测量的稳定值。然后将精细时间代码和粗略时间计数器值以及通道标识符一起写入先进先出(FIFO)缓冲区。已进行测试以验证TDC的性能。校准后的分辨率可以达到50 ps。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号