...
首页> 外文期刊>Nuclear Science, IEEE Transactions on >Design and Characteristics of an Integrated Multichannel Ramp ADC Using Digital DLL Techniques for Small Animal PET Imaging
【24h】

Design and Characteristics of an Integrated Multichannel Ramp ADC Using Digital DLL Techniques for Small Animal PET Imaging

机译:利用数字DLL技术对小动物PET成像的集成多通道斜坡ADC的设计和特性

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents a novel design of an integrated 12-bit multi-channel single-slope ramp analog-to-digital converter (ADC) for a small animal positron emission tomography(PET) imaging system. The proposed ADC is a part of a monolithic front-end readout application-specific integrated circuit(ASIC) which is dedicated to the detector modules consisting of LYSO scintillation crystals read out on both sides by the multi-channel plate (MCP) photodetectors. The function of the ADC is to digitize the voltage signals from a large number of readout channels. Digital delay-locked loop (DLL) techniques are proposed to realize time interpolations in order to reduce the conversion time and to enhance the resolution. Both high precision and low power are obtained. An eight-channel prototype chip is implemented in AMS $0.35~mu{rm m}$ CMOS technology. The available resolution of the ADC is $9sim 12~{rm bits}$. The maximum DNL and INL of the fine conversion in the ADC is $pm 0.75$ LSB and $pm 0.5$ LSB, respectively. The static power consumption of the ADC is 3 mW + 0.2 mW/Channel. This ADC architecture provides a possibility to integrate low-noise front-end readout circuits, time-to-digital converters and ADC together into a monolithic ASIC and to output both the energy quantity and the time information with digital representations for PET imaging systems.
机译:本文提出了一种用于小型动物正电子发射断层扫描(PET)成像系统的集成12位多通道单斜率斜坡模数转换器(ADC)的新颖设计。拟议的ADC是单片前端读出专用集成电路(ASIC)的一部分,该集成电路专用于由LYSO闪烁晶体组成的探测器模块,该探测器晶体在两侧由多通道板(MCP)光电探测器读出。 ADC的功能是将来自大量读取通道的电压信号数字化。为了减少转换时间并提高分辨率,提出了数字延迟锁定环(DLL)技术来实现时间插值。获得了高精度和低功率。八通道原型芯片采用AMS $ 0.35〜mu {rm m} $ CMOS技术实现。 ADC的可用分辨率为 $ 9sim 12〜{rm bits} $ 。 ADC中精细转换的最大DNL和INL为 $ pm 0.75 $ LSB和 $ pm 0.5 $ LSB。 ADC的静态功耗为3 mW + 0.2 mW /通道。这种ADC体系结构提供了将低噪声前端读出电路,时间数字转换器和ADC集成到单片ASIC中的可能性,并以数字表示形式输出能量和时间信息,以用于PET成像系统。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号