...
【24h】

Chip design for monobit receiver

机译:迷幻接收机的芯片设计

获取原文
获取原文并翻译 | 示例

摘要

A design for the monobit-receiver application-specific integrated circuit (ASIC) will be described. The monobit receiver is a wide-band (1-GHz) digital receiver designed for electronic-warfare applications. The receiver can process two simultaneous signals and has the potential for fabrication on a single multichip module (MCM). The receiver consists of three major elements: a nonlinear RF front end, a signal sampler and formatting system (analog-to-digital converter (ADC) and demultiplexers), and a patented "monobit" algorithm implemented as an ASIC for signal detection and frequency measurement. The receiver's front end, ADC, and algorithm experimental performance results were previously presented. The receiver uses a 2-b ADC operating at 2.5 GHz whose outputs are collected and formatted by demultiplexers for presentation to the ASIC. The ASIC has two basic functions: to perform a fast Fourier transform (FFT) and to determine the number of signals and report their frequencies. The ASIC design contains five stages: the input, the FFT, the initial sort, the squaring and addition, and the final sort. The chip will process the ADC outputs in real time, reporting detected signal frequencies every 102.4 ns.
机译:将描述用于单比特接收器专用集成电路(ASIC)的设计。单位接收器是专为电子战应用设计的宽带(1-GHz)数字接收器。接收器可以处理两个同时的信号,并且有可能在单个多芯片模块(MCM)上制造。接收器由三个主要部分组成:非线性RF前端,信号采样器和格式化系统(模数转换器(ADC)和解复用器),以及已实现专利的“单比特”算法,作为ASIC用于信号检测和频率检测测量。接收器的前端,ADC和算法实验性能结果已在前面给出。接收器使用工作在2.5 GHz的2-b ADC,其输出由解复用器收集并格式化,以呈现给ASIC。 ASIC具有两个基本功能:执行快速傅立叶变换(FFT)和确定信号数量并报告其频率。 ASIC设计包含五个阶段:输入,FFT,初始排序,平方和加法以及最终排序。该芯片将实时处理ADC输出,每102.4 ns报告一次检测到的信号频率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号