首页> 外文期刊>IEEE Transactions on Microwave Theory and Techniques >A Quantization Noise Pushing Technique for ∆Σ Fractional- N Frequency Synthesizers
【24h】

A Quantization Noise Pushing Technique for ∆Σ Fractional- N Frequency Synthesizers

机译:ΔΣ小数N频率合成器的量化噪声推送技术

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

This paper demonstrates our proposed quantization noise pushing technique, which moves the quantization noise to higher frequencies and utilizes the low-pass characteristic of the phased-lock loop (PLL) to further suppress the quantization noise. In addition, it can separate the operating frequency of the $DeltaSigma$ modulator and the comparison frequency of the phase/frequency detector (PFD) so as to reduce the loop gain of the PLL and lower the in-band phase noise. This synthesizer was fabricated using the UMC 0.18-$mu{hbox{m}}$ CMOS process. The chip area measures 0.85 ${hbox {mm}}^{2}$. The supply voltage is 2 V, corresponding to a total power consumption of 26.8 mW. The experimental results show that, with this technique, the in-band phase noise can be lowered by 12 dB, while the out-of-band phase noise can be reduced by more than 15 dB, compared to a synthesizer with the same PFD comparison frequency.
机译:本文演示了我们提出的量化噪声推动技术,该技术将量化噪声移至更高的频率,并利用锁相环(PLL)的低通特性进一步抑制了量化噪声。此外,它可以将$ DeltaSigma $调制器的工作频率与相位/频率检测器(PFD)的比较频率分开,以降低PLL的环路增益并降低带内相位噪声。该合成器是使用UMC0.18-μmCMOS工艺制造的。芯片面积为0.85 $ {hbox {mm}} ^ {2} $。电源电压为2 V,对应于26.8 mW的总功耗。实验结果表明,与具有相同PFD比较的合成器相比,使用该技术可以将带内相位噪声降低12 dB,同时将带外相位噪声降低15 dB以上。频率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号