首页> 外文期刊>IEEE Transactions on Magnetics >Architectures for the implementation of a fixed delay tree search detector
【24h】

Architectures for the implementation of a fixed delay tree search detector

机译:固定延迟树搜索检测器实现的体系结构

获取原文
获取原文并翻译 | 示例
           

摘要

This paper examines the tradeoff between fixed delay tree search (FDTS) detector complexity and performance with various modulation codes. Several architectures suitable for implementing FDTS or achieving performance comparable to FDTS are presented. Recursive forms are derived by decomposing the branch metric computation while breaking down the entire path metric yields nonrecursive forms. The final architecture casts the detection problem into a signal space context in which the observation space is partitioned into decision regions. These structures are presented and evaluated in the context of an analog very large scale integration (VLSI) implementation. Compared to a direct mapping to hardware of the original algorithm, these alternative schemes offer reduced power consumption and/or increased data rate.
机译:本文研究了固定延迟树搜索(FDTS)检测器复杂度与各种调制码性能之间的权衡。提出了几种适合于实现FDTS或实现与FDTS相当的性能的体系结构。递归形式是通过分解分支度量计算而得出的,而分解整个路径度量则会产生非递归形式。最终架构将检测问题投射到信号空间上下文中,在该上下文中,观察空间被划分为决策区域。这些结构是在模拟超大规模集成(VLSI)实现的背景下提出和评估的。与直接映射到原始算法的硬件相比,这些替代方案可降低功耗和/或提高数据速率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号