首页> 外文期刊>Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on >A Novel Table-Based Approach for Design of FinFET Circuits
【24h】

A Novel Table-Based Approach for Design of FinFET Circuits

机译:FinFET电路设计的新型基于表的方法

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

A new lookup-table (LUT) approach, based on normalization of the drain current with an I D-V G template, is proposed for simulation of MOS transistor circuits. The LUT approach is validated by considering two examples and by comparing the LUT results with mixed-mode (device-circuit) simulation results. This approach is implemented in a circuit simulator and integrated, for the first time, with an optimizer to enable efficient design of circuits, particularly those involving novel technologies for which compact models are not fully developed. Three FinFET-based circuits are designed to demonstrate the effectiveness of the proposed environment. Furthermore, it is shown that the table-based platform can take into account variations in process, supply voltage, and temperature during the design.
机译:提出了一种新的查找表(LUT)方法,该方法基于使用I D-V G模板对漏极电流进行归一化的方法,用于MOS晶体管电路的仿真。通过考虑两个示例并将LUT结果与混合模式(器件电路)仿真结果进行比较,可以验证LUT方法的有效性。这种方法是在电路仿真器中实现的,并且首次与优化器集成在一起,以实现高效的电路设计,尤其是那些涉及尚未完全开发紧凑模型的新颖技术的电路。设计了三个基于FinFET的电路,以演示所建议环境的有效性。此外,还表明,基于表的平台可以在设计过程中考虑工艺,电源电压和温度的变化。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号