...
首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Toward Speculative Loop Pipelining for High-Level Synthesis
【24h】

Toward Speculative Loop Pipelining for High-Level Synthesis

机译:对高级合成的推测环路管线

获取原文
获取原文并翻译 | 示例

摘要

Loop pipelining (LP) is a key optimization in modern high-level synthesis (HLS) tools for synthesizing efficient hardware datapaths. Existing techniques for automatic LP are limited by static analysis that cannot precisely analyze loops with data-dependent control flow and/or memory accesses. We propose a technique for speculative LP that handles both control-flow and memory speculations in a unified manner. Our approach is entirely expressed at the source level, allowing a seamless integration to development flows using HLS. Our evaluation shows significant improvement in throughput over standard LP.
机译:循环流水线(LP)是现代高级合成(HLS)工具中的关键优化,用于合成有效的硬件数据路径。现有的自动LP技术受到静态分析的限制,可以精确地分析循环与数据相关的控制流程和/或存储器访问。我们提出了一种推测LP的技术,以统一的方式处理控制流量和内存簇。我们的方法完全在源级别表达,允许使用HLS对开发流的无缝集成。我们的评估显示出标准LP的吞吐量显着提高。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号