首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Hybrid-DBT: Hardware/Software Dynamic Binary Translation Targeting VLIW
【24h】

Hybrid-DBT: Hardware/Software Dynamic Binary Translation Targeting VLIW

机译:Hybrid-DBT:针对VLIW的硬件/软件动态二进制翻译

获取原文
获取原文并翻译 | 示例
       

摘要

In order to provide dynamic adaptation of the performance/energy tradeoff, systems today rely on heterogeneous multicore architectures (different micro-architectures on a chip). These systems are limited to single-ISA approaches to enable transparent migration between the different cores. To offer more tradeoff, we can integrate statically scheduled micro-architecture and use dynamic binary translation (DBT) for task migration. However, in a system where performance and energy consumption are a prime concern, the translation overhead has to be kept as low as possible. In this paper, we present Hybrid-DBT, an open-source, hardware accelerated DBT system targeting VLIW cores. Three different hardware accelerators have been designed to speed-up critical steps of the translation process. Experimental study shows that the accelerated steps are two orders of magnitude faster than their software equivalent. The impact on the total execution time of applications and the quality of generated binaries are also measured.
机译:为了动态地调整性能/能耗之间的平衡,当今的系统依赖于异构的多核体系结构(芯片上的不同微体系结构)。这些系统仅限于单一ISA方法,以实现不同内核之间的透明迁移。为了提供更多折衷,我们可以集成静态调度的微体系结构,并使用动态二进制转换(DBT)进行任务迁移。但是,在主要关注性能和能耗的系统中,转换开销必须保持尽可能低。在本文中,我们介绍了Hybrid-DBT,这是一种针对VLIW内核的开源,硬件加速的DBT系统。设计了三种不同的硬件加速器,以加快翻译过程的关键步骤。实验研究表明,加速步骤比其软件等效速度快两个数量级。还测量了对应用程序总执行时间和生成的二进制文件质量的影响。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号