首页> 外文期刊>IEEE Transactions on Circuits and Systems. 1 >CML and ECL: optimized design and comparison
【24h】

CML and ECL: optimized design and comparison

机译:CML和ECL:优化的设计和比较

获取原文
获取原文并翻译 | 示例
           

摘要

In this paper a pencil-and-paper optimized design for current mode logic (CML) and emitter coupled logic (ECL) gates is proposed. The approaches are based on simple models which show errors lower than 20% as compared with Spice simulations. The optimization is performed in terms of bias currents, which give the minimum propagation delay, and it is demonstrated that at the cost of a 10% increase in propagation delay we can reduce the power dissipation by 40%. Strategies to optimize the transistor area of the CML gates are also discussed. A comparison between the optimized CML and ECL, is made. It shows the advantage of the CML gate with respect to the ECL, in terms of propagation delay. However, this feature of CML is paid for in terms of power dissipation. The simple models and the design strategies are validated by using both a traditional and a high-speed bipolar process, which have transition frequencies equal to 6 and 20 GHz, respectively.
机译:本文提出了一种针对电流模式逻辑(CML)和发射极耦合逻辑(ECL)门的铅笔和纸的优化设计。这些方法基于简单的模型,与Spice仿真相比,该模型的误差低于20%。优化是在偏置电流方面进行的,该偏置电流可提供最小的传播延迟,并且证明以传播延迟增加10%为代价,我们可以将功耗降低40%。还讨论了优化CML栅极晶体管面积的策略。在优化的CML和ECL之间进行了比较。在传播延迟方面,它显示了CML门相对于ECL的优势。但是,CML的此功能是在功耗方面支付的。简单的模型和设计策略通过使用传统的和高速的双极工艺进行验证,它们的转换频率分别等于6和20 GHz。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号