首页> 外文期刊>IEEE Transactions on Circuits and Systems. I, Regular Papers >Efficient Addition Circuits for Modular Design of Processors-in-Memory
【24h】

Efficient Addition Circuits for Modular Design of Processors-in-Memory

机译:内存处理器模块化设计的高效附加电路

获取原文
获取原文并翻译 | 示例
       

摘要

This paper presents the design of a new dynamic modular addition circuit optimized for the integration into high-speed low-power processors-in-memory (PIMs). The proposed architecture is based on a hybrid ripple-carry/carry-look ahead/carry-bypass approach. In order to reach the required computational speed and the limited power dissipation, the circuit described here is divided into two independent submodules interfaced through dynamic latches. Furthermore, the proposed adder operates in the single instruction multiple data fashion, therefore it is able to manage different operand wordlengths. Our PIM architecture is based on slices containing 16-bit adders. Therefore, the main specification of the design described here is to minimize the effect on speed performance caused by cascading 16-bit blocks. Using a bulk CMOS UMC 0.18-μm 1.8-V process, the optimized version of the 64-bit circuit here proposed, obtained realizing a rippling chain of four 16-bit blocks, shows a power-delay product of only 38.8 pJ{sup}* ns and requires less than 4300 transistors.
机译:本文介绍了一种新的动态模块化加法电路的设计,该电路经过优化,可集成到高速低功耗内存处理器(PIM)中。所提出的体系结构是基于一种混合纹波-进位/进位-前瞻/进位-旁路方法。为了达到所需的计算速度和有限的功耗,此处描述的电路分为通过动态锁存器接口的两个独立子模块。此外,所提出的加法器以单指令多数据方式操作,因此它能够管理不同的操作数字长。我们的PIM体系结构基于包含16位加法器的片。因此,此处描述的设计的主要规格是最小化级联16位块对速度性能的影响。使用大容量CMOS UMC0.18-μm1.8V工艺,此处提出的64位电路的优化版本实现了由四个16位块组成的波纹链,实现了仅38.8 pJ的功率延迟乘积。 * ns,并且需要少于4300个晶体管。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号