首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >Improved First-Order Time-Delay Tanlock Loop Architectures
【24h】

Improved First-Order Time-Delay Tanlock Loop Architectures

机译:改进的一阶时间延迟Tanlock循环体系结构

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents a study of the performance of the first-order time-delay digital tanlock loop (TDTL). It proposes a number of modified loop architectures that overcome some of the original TDTL design limitations. Simulation results indicate that the new architectures, which include delay switching, gain adaptation and a combination of both techniques, improve the TDTL performance in terms of acquisition speed, locking range and resilience to frequency disturbances. The first-order TDTL was also implemented on a field programmable gate array (FPGA). The real-time results from the FPGA implementation are in agreement with the ones obtained through simulation
机译:本文提出了对一阶时延数字tanlock环路(TDTL)的性能的研究。它提出了许多修改后的循环体系结构,这些体系结构克服了某些原始TDTL设计限制。仿真结果表明,包括延迟切换,增益自适应以及这两种技术的组合在内的新架构在捕获速度,锁定范围和对频率干扰的适应性方面都提高了TDTL性能。一阶TDTL也已在现场可编程门阵列(FPGA)上实现。 FPGA实现的实时结果与通过仿真获得的结果一致

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号