...
首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >A Novel DCXO Module for Clock Synchronization in MPEG2 Transport System
【24h】

A Novel DCXO Module for Clock Synchronization in MPEG2 Transport System

机译:MPEG2传输系统中用于时钟同步的新型DCXO模块

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a unique on-chip digital control crystal oscillator (DCXO) module that is used for clock synchronization in MPEG2 data transport system. This module is built inside a phase-locked loop (PLL) and is achieved through flying-adder frequency synthesis architecture. It is designed at 27 MHz with a tuning range of ${pm}10$ kHz. The linearity at the range of 27 MHz ${pm}10$ kHz is measured as 0.001%. The frequency resolution is 1.6 Hz. This DCXO and its associated PLL consume 10 mW and occupies 0.15 mm$^{2}$ in a 90-nm CMOS process. The contribution of this work is that this built-in DCXO can completely eliminate the need of external voltage-control crystal oscillator (VCXO) chip or on-chip VCXO block in MPEG2 clock synchronization and thus significantly reduces the system cost. This module has been used in a real HDTV SoC chip.
机译:本文提出了一种独特的片上数字控制晶体振荡器(DCXO)模块,该模块用于MPEG2数据传输系统中的时钟同步。该模块内置在锁相环(PLL)内,并通过快速加法器频率合成架构实现。它的设计频率为27 MHz,调谐范围为$ {pm} 10 $ kHz。在27 MHz $ {pm} 10 $ kHz范围内的线性度测量为0.001%。频率分辨率为1.6 Hz。该DCXO及其关联的PLL在90 nm CMOS工艺中消耗10 mW的电流,并占用0.15 mm ^ {2} $。这项工作的贡献在于,这种内置的DCXO可以完全消除MPEG2时钟同步中对外部电压控制晶体振荡器(VCXO)芯片或片上VCXO块的需求,从而大大降低了系统成本。该模块已用于实际的HDTV SoC芯片中。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号