首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >A High-Linearity, 17 ps Precision Time-to-Digital Converter Based on a Single-Stage Vernier Delay Loop Fine Interpolation
【24h】

A High-Linearity, 17 ps Precision Time-to-Digital Converter Based on a Single-Stage Vernier Delay Loop Fine Interpolation

机译:基于单级游标延迟环精细插值的高线性度,17 ps精密时间数字转换器

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents a time-to-digital converter (TDC) architecture capable of reaching high-precision and high-linearity with moderate area occupation per measurement channel. The architecture is based on a coarse counter and a couple of two-stage interpolators that exploit the cyclic sliding scale technique in order to improve the conversion linearity. The interpolators are based on a new coarse-fine synchronization circuit and a new single-stage Vernier delay loop fine interpolation. In a standard cost-effective 0.35 $mu$m CMOS technology the TDC reaches a dynamic range of 160 ns, 17.2 ps precision and differential non-linearity better than 0.9% LSB rms. The TDC building block was designed in order to be easily assembled in a multi-channel monolithic TDC chip. Coupled with a SPAD photodetector it is aimed for TCSPC applications (like FLIM, FCS, FRET) and direct ToF 3-D ranging.
机译:本文提出了一种时间数字转换器(TDC)架构,该架构能够在每个测量通道占用中等面积的情况下实现高精度和高线性度。该体系结构基于一个粗略计数器和几个两级内插器,这些内插器利用循环滑标技术来改善转换线性度。内插器基于新的粗精细同步电路和新的单级Vernier延迟环精细内插。在标准的具有成本效益的0.35μmCMOS技术中,TDC的动态范围达到160 ns,精度为17.2 ps,差分非线性优于0.9%LSB rms。设计TDC构造块是为了易于组装在多通道单片TDC芯片中。结合SPAD光电探测器,它适用于TCSPC应用(如FLIM,FCS,FRET)和直接ToF 3-D测距。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号