首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >Energy-Efficient Soft-Input Soft-Output Signal Detector for Iterative MIMO Receivers
【24h】

Energy-Efficient Soft-Input Soft-Output Signal Detector for Iterative MIMO Receivers

机译:用于迭代MIMO接收器的高能效软输入软输出信号检测器

获取原文
获取原文并翻译 | 示例
       

摘要

This paper presents the VLSI design of an energy-efficient, high-throughput soft-input soft-output signal detector for iterative multiple-input multiple-output (MIMO) receiver. The detector is evolved from our previously developed imbalanced fixed complexity sphere decoder and adopts several new algorithm-level techniques to exploit the available a priori information of transmitted bits. More specifically, an adaptive tree-travel control scheme, a reliability-dependent log-likelihood ratio correction method and an iteration-based hybrid node enumeration technique are proposed to provide near-optimal detection performance with much reduced computational complexity. A multi-stage parallel VLSI architecture is developed to implement the proposed algorithm with high detection throughput. Furthermore, the block-level clock gating is deployed to save power when the tree-search space is reduced, while still preserving the constant-throughput feature. As a proof of concept, we designed the iterative detector using a 65-nm CMOS technology and conducted post-layout simulation. The core area is 0.64 mm$^2$ with 198.2 $k$ gates. Working at 240-MHz clock frequency with 1.0-V voltage supply, the detector achieves a maximum 1.44-Gbps throughput. Under frequency-selective channels, the detector core consumes 98.5-, 127.9-, and 149.5-pJ energy per bit detection in open-loop, 2-iteration, and 4-iteration modes, respectively.
机译:本文介绍了一种用于迭代多输入多输出(MIMO)接收机的高能效,高吞吐量软输入软输出信号检测器的VLSI设计。该检测器是从我们先前开发的不平衡固定复杂度球形解码器发展而来,并采用了几种新的算法级技术来利用可用的传输比特先验信息。更具体地说,提出了一种自适应树旅行控制方案,一种依赖于可靠性的对数似然比校正方法以及一种基于迭代的混合节点枚举技术,以提供几乎最佳的检测性能,同时大大降低了计算复杂度。开发了多级并行VLSI架构,以实现具有高检测吞吐量的拟议算法。此外,部署块级时钟门控可在减少树形搜索空间时节省功耗,同时仍保留恒定吞吐量功能。作为概念验证,我们使用65 nm CMOS技术设计了迭代检测器,并进行了布局后仿真。核心区域为0.64毫米 $ ^ 2 $ 和198.2 $ k $ 门。该探测器工作在240 MHz时钟频率下,并提供1.0V电压,可实现最大1.44 Gbps的吞吐量。在频率选择通道下,在开环,2迭代和4迭代模式下,检测器内核每位检测分别消耗98.5 pJ,127.9 pJ和149.5 pJ能量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号