...
首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >Memory Footprint Reduction for Power-Efficient Realization of 2-D Finite Impulse Response Filters
【24h】

Memory Footprint Reduction for Power-Efficient Realization of 2-D Finite Impulse Response Filters

机译:减少存储器占用空间,以高效实现二维有限脉冲响应滤波器

获取原文
获取原文并翻译 | 示例
           

摘要

We have analyzed memory footprint and combinational complexity to arrive at a systematic design strategy to derive area-delay-power-efficient architectures for two-dimensional (2-D) finite impulse response (FIR) filter. We have presented novel block-based structures for separable and non-separable filters with less memory footprint by memory sharing and memory-reuse along with appropriate scheduling of computations and design of storage architecture. The proposed structures involve $L$ times less storage per output (SPO), and nearly $L$ times less energy consumption per output (EPO) compared with the existing structures, where $L$ is the input block-size. They involve $L$ times more arithmetic resources than the best of the corresponding existing structures, and produce $L$ times more throughput with less memory band-width (MBW) than others. We have also proposed separate generic structures for separable and non-separable filter-banks, and a unified structure of filter-bank constituting symmetric and general filters. The proposed unified structure for 6 parallel filters involves nearly $3.6L$ times more multipliers, $3L$ times more adders, $(N^2-N+2)$ less registers than similar existing unified structure, and computes $6L$ times more filter outputs per cycle with $6L$ times less MBW than the existing design, whe- e $N$ is FIR filter size in each dimension. ASIC synthesis result shows that for filter size (4 $,times,$4), input-block size $L=4$, and image-size (512$,times,$512), proposed block-based non-separable and generic non-separable structures, respectively, involve 5.95 times and 11.25 times less area-delay-product (ADP), and 5.81 times and 15.63 times less EPO than the corresponding existing structures. The proposed unified structure involves 4.64 times less ADP and 9.78 times less EPO than the corresponding existing structure.
机译:我们分析了内存占用量和组合复杂度,以得出一种系统化的设计策略,以推导二维(2-D)有限冲激响应(FIR)滤波器的面积延迟功率高效架构。我们通过内存共享和内存重用以及适当的计算调度和存储体系结构设计,为可分离和不可分离的滤波器提供了新颖的基于块的结构,具有更少的存储空间。与现有的结构(其中$ L $是输入块大小)相比,拟议的结构涉及$ L $乘以每输出的存储量(SPO),并且几乎$ L $乘以每输出的能耗(EPO)少近$ L $倍。它们所涉及的算术资源是相应现有结构中最好的算法的$ L $倍,并且在吞吐量和$ L $乘以更少的内存带宽(MBW)的基础上,比其他同类结构要高。我们还为可​​分离和不可分离的滤波器组提出了单独的通用结构,并提出了构成对称和通用滤波器的滤波器组的统一结构。拟议的6个并行滤波器的统一结构与类似的现有统一结构相比,涉及的乘数提高近3.6L $倍,加法器提高3L $倍,寄存器减少((N ^ 2-N + 2)$)美元,并计算出6L $倍每个周期的滤波器输出量比现有设计的MBW少6L $倍,而$ N $是每个维度上的FIR滤波器尺寸。 ASIC综合结果表明,对于滤波器大小(4 $,times,$ 4),输入块大小$ L = 4 $和图像大小(512 $,times,$ 512),建议使用基于块的不可分离和通用非可分离的结构分别比相应的现有结构少5.95倍和11.25倍的面积延迟积(ADP),以及5.81倍和15.63倍的EPO。提议的统一结构与相应的现有结构相比,其ADP减少4.64倍,EPO减少9.78倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号