...
首页> 外文期刊>IEEE transactions on circuits and systems . I , Regular papers >A 7-bit 2 GS/s Time-Interleaved SAR ADC With Timing Skew Calibration Based on Current Integrating Sampler
【24h】

A 7-bit 2 GS/s Time-Interleaved SAR ADC With Timing Skew Calibration Based on Current Integrating Sampler

机译:具有基于电流积分采样器的7位2 GS / S时间交错的SAR ADC,具有定时偏斜校准

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents a two-way time-interleaved (TI) 7-bit 2-GS/s successive-approximation-register (SAR) analog-to-digital converter (ADC) in 28 nm CMOS. The design achieves wideband operation with an effective resolution bandwidth (ERBW) in the 3 rd Nyquist zone. The converter’s front-end employs current integrating (CI) sampler that provide both buffering and anti-alias (AA) filtering at low power dissipation. Facilitated by the CI-samplers’ inherent inter-sample interactions, the timing mismatch among the TI channels can be detected in the amplitude domain, obviating the need for a dedicated reference channel for background calibration. After calibration, the ADC achieves 36.4 dB signal-to-noise-and-distortion ratio (SNDR) near Nyquist and >2.6 GHz ERBW at a sampling rate of 2 GS/s. The ADC’s power consumption is 7.62 mW (including the CI buffer) and its Walden figure of merit (FoMw) is 70.8 fJ/conversion-step.
机译:本文介绍了28 nm CMOS中的双向时间交织(TI)7位2-GS / S连续近似仪(SAR)模数转换器(ADC)。该设计在3 Rd 奈奎斯特Zone。转换器的前端采用电流积分(CI)采样器,其在低功耗下提供缓冲和抗别的(AA)滤波。通过CI型采样器的固有内部相互作用促进,可以在幅度域中检测TI通道之间的定时失配,避免了对背景校准的专用参考通道的需求。校准后,ADC达到奈奎斯特附近的36.4 dB信号 - 噪声和失真率(SNDR),> 2.6 GHz ERBW,采样率为2 GS / s。 ADC的功耗为7.62兆瓦(包括CI缓冲区),其沃尔登的优点(FOMW)是70.8 FJ /转换步骤。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号