首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >A 2.2-GHz Configurable Direct Digital Frequency Synthesizer Based on LUT and Rotation
【24h】

A 2.2-GHz Configurable Direct Digital Frequency Synthesizer Based on LUT and Rotation

机译:基于LUT和旋转的2.2 GHz可配置直接数字频率合成器

获取原文
获取原文并翻译 | 示例
获取外文期刊封面目录资料

摘要

This paper proposes a configurable direct digital frequency synthesizer (DDFS) based on the lookup-table (LUT)-rotation architecture. To break through the limitation of the single mode, the proposed DDFS is the first attempt which supports four-mode switching on chip. Taking the advantages of small LUT size and pipelined rotation, the DDFS achieves both high-speed and high-resolution properties. The multi-bit rotation tree is helpful to reduce the latency and register usage, which improves the agility and energy efficiency of the DDFS. A partition problem is raised in this paper, and we estimate the optimal solution through both the theory and experiment. Based on the partition, an output can achieve the highest spurious-free dynamic range (SFDR) with as small as possible LUT size. The functionality of the proposed DDFS has been validated in a Xilinx ZedBoard field-programmable gate array. The synthesis and layout results show that the chip achieves maximum 102-dBc SFDR and 2.2-GHz clock frequency. The power consumption and latency cycles reach minimum 6.9 mW/GHz and 7 cycles, which are 20% and 30% reduction compared with the state-of-the-art DDFS.
机译:本文提出了一种基于查找表(LUT)-旋转结构的可配置直接数字频率合成器(DDFS)。为了突破单模的局限性,提出的DDFS是首次支持片上四模切换的尝试。利用LUT尺寸小和流水线旋转的优点,DDFS兼具高速和高分辨率特性。多位循环树有助于减少延迟和寄存器使用,从而提高DDFS的敏捷性和能效。本文提出了分区问题,我们通过理论和实验来估计最优解。根据分区,输出可以以尽可能小的LUT尺寸实现最高的无杂散动态范围(SFDR)。提议的DDFS的功能已在Xilinx ZedBoard现场可编程门阵列中得到验证。综合和布局结果表明,该芯片可实现最大102 dBc SFDR和2.2 GHz时钟频率。功耗和等待时间周期至少达到6.9 mW / GHz和7个周期,与最新的DDFS相比分别降低了20%和30%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号