首页> 外文期刊>IEEE transactions on biomedical circuits and systems >Area-Power Efficient VLSI Implementation of Multichannel DWT for Data Compression in Implantable Neuroprosthetics
【24h】

Area-Power Efficient VLSI Implementation of Multichannel DWT for Data Compression in Implantable Neuroprosthetics

机译:用于植入式神经假体中数据压缩的多通道DWT的区域功率高效VLSI实现

获取原文
获取原文并翻译 | 示例
           

摘要

Time-frequency domain signal processing of neural recordings, from high-density microelectrode arrays implanted in the cortex, is highly desired to ease the bandwidth bottleneck associated with data transfer to extra-cranial processing units. Because of its energy compactness features, discrete wavelet transform (DWT) has been shown to provide efficient data compression for neural records without compromising the information content. This paper describes an area-power minimized hardware implementation of the lifting scheme for multilevel, multichannel DWT with quantized filter coefficients and integer computation. Performance tradeoffs and key design decisions for implantable neuroprosthetics are presented. A 32-channel 4-level version of the circuit has been custom designed in 0.18-mum CMOS and occupies only 0.22 mm2 area and consumes 76 muW of power, making it highly suitable for implantable neural interface applications requiring wireless data transfer.
机译:非常需要来自植入皮质的高密度微电极阵列的神经记录的时频域信号处理,以缓解与将数据传输到颅外处理单元相关的带宽瓶颈。由于其能量紧凑性,离散小波变换(DWT)已被证明可以为神经记录提供有效的数据压缩,而不会影响信息内容。本文描述了具有量化滤波器系数和整数计算的多级,多通道DWT提升方案的面积功耗最小的硬件实现。本文介绍了植入式神经假体的性能折衷和关键设计决策。该电路的32通道4级版本已经过定制设计,采用0.18微米CMOS封装,仅占0.22 mm2面积,功耗为76uW,非常适合需要无线数据传输的可植入神经接口应用。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号