...
首页> 外文期刊>IEEE Journal on Selected Areas in Communications >Design Tradeoffs and Hardware Architecture for Real-Time Iterative MIMO Detection using Sphere Decoding and LDPC Coding
【24h】

Design Tradeoffs and Hardware Architecture for Real-Time Iterative MIMO Detection using Sphere Decoding and LDPC Coding

机译:使用球面解码和LDPC编码的实时迭代MIMO检测的设计折衷和硬件架构

获取原文
获取原文并翻译 | 示例
           

摘要

We explore the performance and hardware complexity tradeoffs associated with performing iterative multiple- input multiple-output (MIMO) detection using a sphere decoder and a low-density parity-check (LDPC) decoder. Iterations are performed both within the LDPC decoder as well as via an outer iteration loop through which refined soft information is fed back from the LDPC decoder to a MIMO detector. A hardware architecture and associated implementation results on Xilinx Virtex-5 field programmable gate array for a 4 x 4 QPSK MIMO system are presented. The system offers a performance improvement of approximately 1 dB over systems without the outer iteration loop, and provides an information bit throughput that ranges from 60 to 300 megabits per second when a length 1944 rate 1/2 LDPC code is used.
机译:我们探索了与使用球形解码器和低密度奇偶校验(LDPC)解码器执行迭代多输入多输出(MIMO)检测相关的性能和硬件复杂性的权衡。迭代不仅在LDPC解码器内进行,而且还通过外部迭代环执行,通过该外部迭代环,精炼的软信息从LDPC解码器反馈到MIMO检测器。提出了用于4 x 4 QPSK MIMO系统的Xilinx Virtex-5现场可编程门阵列的硬件架构和相关的实现结果。与不使用外部迭代循环的系统相比,该系统的性能提高了约1 dB,并且当使用长度为1944的1/2 LDPC码时,信息位的吞吐量范围为每秒60至300兆位。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号