首页> 外文期刊>IEEE Journal on Selected Areas in Communications >Fast Polar Decoders: Algorithm and Implementation
【24h】

Fast Polar Decoders: Algorithm and Implementation

机译:快速极性解码器:算法和实现

获取原文
获取原文并翻译 | 示例
           

摘要

Polar codes provably achieve the symmetric capacity of a memoryless channel while having an explicit construction. The adoption of polar codes however, has been hampered by the low throughput of their decoding algorithm. This work aims to increase the throughput of polar decoding hardware by an order of magnitude relative to successive-cancellation decoders and is more than 8 times faster than the current fastest polar decoder. We present an algorithm, architecture, and FPGA implementation of a flexible, gigabit-per-second polar decoder.
机译:极性码可证明具有无记忆通道的对称容量,同时具有明确的构造。然而,极性码的采用由于其解码算法的低吞吐量而受到阻碍。这项工作旨在将极性解码硬件的吞吐量相对于连续取消解码器提高一个数量级,并且比当前最快的极性解码器快8倍以上。我们提出了一种灵活的,每秒千兆比特的极性解码器的算法,体系结构和FPGA实现。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号