首页> 外文期刊>IEE proceedings. Part E, Computers and digital techniques >Interactive built-in self-test compression for testing a system-on-a-chip
【24h】

Interactive built-in self-test compression for testing a system-on-a-chip

机译:交互式内置自测试压缩功能,用于测试片上系统

获取原文
获取原文并翻译 | 示例
           

摘要

A methodology for test data compression and decompression in an interactive built-in self-test (iBIST) environment is presented. This methodology not only takes advantage of the strength of BIST in compression and test execution, but also overcomes BIST weaknesses by making it externally controllable. The data compression technique is realised in two steps. The first step consists of developing data to control the linear feedback self-register in generating patterns for random pattern resistant faults only. The second step uses a loss-less code to encode the control data and employs a loss-less and low-cost on-chip decodable coding scheme. A particular code was developed to illustrate the methodology; however, other codes may also be used within this environment. The proposed iBIST environment is well suited for compressing test data for the embedded logic cores in a system-on-a-chip. However, it can as well be used for component level testing. The experimental results obtained suggest that this compression scheme is comparable to the best technique available in the present literature. Furthermore, the decoding logic is estimated to be very low, e.g. less than 0.1% for cores of sizes of 100K gates or more. The architecture of test execution and its control including the decoding logic for the iBIST environment are also presented. The on- or off-chip first-in, first-out aspect of the architecture can ease the tight constraints of running a decoder synchronous to the external tester clock frequency.
机译:提出了一种在交互式内置自测(iBIST)环境中测试数据压缩和解压缩的方法。这种方法不仅利用BIST在压缩和测试执行方面的优势,而且通过使其在外部可控制来克服BIST的弱点。数据压缩技术分两步实现。第一步包括开发数据,以控制线性反馈自寄存器,从而仅生成针对随机模式抗性故障的模式。第二步使用无损代码对控制数据进行编码,并采用无损低成本的片上可编码方案。开发了一个特定的代码来说明该方法。但是,在此环境中也可以使用其他代码。提议的iBIST环境非常适合为片上系统中的嵌入式逻辑内核压缩测试数据。但是,它也可以用于组件级测试。获得的实验结果表明,这种压缩方案可与本文献中可获得的最佳技术相媲美。此外,解码逻辑被估计为非常低,例如。对于100K或更大门的磁芯,磁阻小于0.1%。还介绍了测试执行的体系结构及其控制,包括用于iBIST环境的解码逻辑。该架构的片上或片外先进先出方面可缓解与外部测试器时钟频率同步运行解码器的严格限制。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号